Section 7 User Break Controller
Rev. 5.00 May 29, 2006 page 141 of 698
REJ09B0146-0500
7.2
Register Description
The UBC has the following registers. Refer to section 23, List of Registers, for more details of the
addresses and access sizes.
•
Break address register A (BARA)
•
Break address mask register A (BAMRA)
•
Break bus cycle register A (BBRA)
•
Break address register B (BARB)
•
Break address mask register B (BAMRB)
•
Break bus cycle register B (BBRB)
•
Break data register B (BDRB)
•
Break data mask register B (BDMRB)
•
Break control register (BRCR)
•
Execution count break register (BETR)
•
Branch source register (BRSR)
•
Branch destination register (BRDR)
•
Break ASID register A (BASRA)
•
Break ASID register B (BASRB)
7.2.1
Break Address Register A (BARA)
BARA is a 32-bit read/write register. BARA specifies the address used as a break condition in
channel A.
Bit
Bit Name
Initial Value
R/W
Description
31 to 0
BAA31 to
BAA0
All 0
R/W
Break Address
Stores the address on the LAB or IAB that
specifies break conditions of channel A.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...