Section 24 Electrical Characteristics
Rev. 5.00 May 29, 2006 page 650 of 698
REJ09B0146-0500
CKIO
T
pcm0
T
pcm1
T
pcm1w
T
pcm1w
T
pcm1w
T
pcm2
T
pcm1
T
pcm1w
T
pcm2
T
pcm2w
A25 to A4
A3 to A0
CExx
RD/
WR
RD
(read)
D15 to D0
(read)
BS
DACKn
WAIT
t
AD
t
AD
t
CSD1
t
RWD
t
CSD1
t
DAKD1
t
RWD
t
AD
t
AD
t
AD
t
RSD
t
RSD
t
RSD
t
RSD
t
DAKD1
t
BSD
t
BSD
t
BSD
t
BSD
t
RDS1
t
RDH1
t
RDH1
t
RDS1
t
WTS
t
WTH
t
WTS
t
WTS
t
WTH
t
WTH
Note: Even though burst mode is set, the write cycle operation is the same as in normal mode.
Figure 24.43 PCMCIA Memory Bus Cycle
(Burst Read, TED = 1, TEH = 1, Two Waits, Burst Pitch = 3)
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...