Section 16 Serial Communication Interface with FIFO (SCIF)
Rev. 5.00 May 29, 2006 page 467 of 698
REJ09B0146-0500
Bit
Bit Name
Initial
Value
R/W
Description
2
TFRST
0
R/W
Transmit FIFO Data Register Reset
Cancels the transmit data in the SCFTDR2 and resets the
data to the empty state.
0: Disables reset operation
*
1: Enables reset operation
Note:
*
The reset is executed in a hardware reset or the
standby mode.
1
RFRST
0
R/W
Receive FIFO Data Register Reset
Cancels the receive data in the SCFRDR2 and resets the
data to the empty state.
0: Disables reset operation
*
1: Enables reset operation
Note:
*
The reset is executed in a hardware reset or the
standby mode.
0
LOOP
0
R/W
Loop Back Test
Internally connects the transmit output pin (TXD2) and
receive input pin (RXD2) and enables the loop back test.
0: Disables the loop back test
1: Enables the loop back test
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...