Section 2 CPU
Rev. 5.00 May 29, 2006 page 28 of 698
REJ09B0146-0500
Instruction Format
Source
Operand
Destination
Operand
Instruction
Example
mmmm: register
direct
nnnn: register
direct
ADD
Rm,Rn
mmmm: register
indirect
nnnn: register
indirect
MOV.L
Rm,@Rn
mmmm: register
indirect with post-
increment
(multiply-and-
accumulate
operation)
nnnn:
*
register
indirect with post-
increment
(multiply-and-
accumulate
operation)
MACH,MACL
MAC.W
@Rm+,@Rn+
mmmm: register
indirect with post-
increment
nnnn: register
direct
MOV.L
@Rm+,Rn
mmmm: register
direct
nnnn: register
indirect with
pre-decrement
MOV.L
Rm,@–Rn
nm
format
nnnn
xxxx
xxxx
15
0
mmmm
mmmm: register
direct
nnnn: indexed
register indirect
MOV.L
Rm,@(R0,Rn)
md
format
xxxx
dddd
15
0
mmmm
xxxx
mmmmdddd:
register indirect
with displacement
R0 (register
direct)
MOV.B
@(disp,Rm),R0
nd4
format
dddd
nnnn
xxxx
15
0
xxxx
R0 (register direct) nnnndddd:
register indirect
with
displacement
MOV.B
R0,@(disp,Rn)
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...