Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 182 of 698
REJ09B0146-0500
8.4.4
Wait State Control Register 2 (WCR2)
Wait state control register 2 (WCR2) is a 16-bit read/write register that specifies the number of
wait state cycles inserted for each area. It also specifies the pitch of data access for burst memory
accesses. This allows direct connection of even low-speed memories without an external circuit.
Bit
Bit Name
Initial Value R/W
Description
15
14
13
A6W2
A6W1
A6W0
1
1
1
R/W
R/W
R/W
Area 6 Wait Control
Specify the number of wait states inserted into
physical space area 6 in combination with A6W3 in
PCR. Also specify the burst pitch for burst transfer.
Refer to table 8.6 for details.
12
11
10
A5W2
A5W1
A5W0
1
1
1
R/W
R/W
R/W
Area 5 Wait Control
Specify the number of wait states inserted into
physical space area 5 in combination with A5W3 in
PCR. Also specify the burst pitch for burst transfer.
Refer to table 8.7 for details.
9
8
7
A4W2
A4W1
A4W0
1
1
1
R/W
R/W
R/W
Area 4 Wait Control
Specify the number of wait states inserted into
physical space area 4.
Refer to table 8.8 for details.
6
5
A3W1
A3W0
1
1
R/W
R/W
Area 3 Wait Control
Specify the number of wait states inserted into
physical space area 3.
•
For Ordinary memory
Inserted Wait States
WAIT
Pin
00: 0
Ignored
01:
1
Enable
10:
2
Enable
11:
3
Enable
•
For Synchronus DRAM
Synchronus DRAM: CAS Latency
00: 1
01:
1
10:
2
11:
3
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...