Section 19 A/D Converter (ADC)
Rev. 5.00 May 29, 2006 page 533 of 698
REJ09B0146-0500
19.3.2
A/D Control/Status Register (ADCSR)
ADCSR is an 8-bit read/write register that selects the mode and controls the A/D converter.
Bit
Bit Name
Initial Value
R/W
Description
7
ADF
0
R/(W)
*
1
A/D End Flag
Indicates the end of A/D conversion.
0: [Clearing conditions]
1. Cleared by reading ADF while ADF = 1, then
writing 0 in ADF
2. Cleared when DMAC is activated by ADI
interrupt and ADDR is read
1: [Setting conditions]
1. Single mode: A/D conversion ends
2. Multi mode: A/D conversion ends in all
selected channels
3. Scan mode: A/D conversion ends in all
selected channels.
6
ADIE
0
R/W
A/D Interrupt Enable
Enables or disables the interrupt (ADI) requested
at the end of A/D conversion. Set the ADIE when
convertion is stopped.
0: A/D end interrupt request (ADI) is disabled
1: A/D end interrupt request (ADI) is enabled
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...