Section 22 Power-Down Modes
Rev. 5.00 May 29, 2006 page 569 of 698
REJ09B0146-0500
22.1
Input/Output Pin
Table 22.2 lists the pins used for the power-down modes.
Table 22.2
Pin Configuration
Pin Name
Symbol
I/O
Description
Processing state 1 STATUS1
Processing state 0 STATUS0
O
Operating state of the processor.
STATUS1 STATUS0 state
High-level
High-level
Reset
High-level
Low-level
Sleep mode
Low-level
High-level
Standby mode
Low-level
Low-level
Normal operation
22.2
Register Description
These are two control registers for the power-down modes. Refer to section 23, List of Registers,
for more details of the addresses and access sizes.
•
Standby control register (STBCR)
•
Standby control register 2 (STBCR2)
22.2.1
Standby Control Register (STBCR)
The standby control register (STBCR) is an 8-bit read/write register that sets the power-down
mode.
Bit
Bit Name
Initial Value
R/W
Description
7
STBY
0
R/W
Software Standby
Specifies transition to software standby mode.
0: Executing SLEEP instruction puts the chip into
sleep mode.
1: Executing SLEEP instruction puts the chip into
software standby mode.
6, 5
—
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...