Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 293 of 698
REJ09B0146-0500
9.5.2
Register Description
The CMT has the following registers. Refer to section 23, List of Registers, for more details of the
addresses and access sizes.
•
Compare match timer start register (CMSTR)
•
Compare match timer control/status register (CMCSR)
•
Compare match counter (CMCNT)
•
Compare match constant register (CMCOR)
Compare Match Timer Start Register (CMSTR)
The compare match timer start register (CMSTR) is a 16-bit register that selects whether to
operate or halt the channel 0 and channel 1 counter (CMCNT).
Bit
Bit Name
Initial Value
R/W
Description
15 to 2
—
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
1
—
0
R/W
Reserved
This bit can be read or written. Write 0 when writing.
0
STR0
0
R/W
Count start 0
Selects whether to operate or halt compare match
timer counter 0.
0: CMCNT0 count operation halted
1: CMCNT0 count operation
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...