Section 22 Power-Down Modes
Rev. 5.00 May 29, 2006 page 578 of 698
REJ09B0146-0500
22.3.4
Timing of STATUS Pin Changes
The timing of STATUS1 and STATUS0 pin changes is shown in figures 22.2 through 22.9
Timing for Resets
Power-On Reset:
CKIO
RESETP
STATUS
Normal
*
2
Normal
*
2
Reset
*
1
PLL settling
time
0 to 5 Bcyc
*
3
0 to 30 Bcyc
*
3
Notes: 1. Reset:
HH (STATUS1 high, STATUS0 high)
2. Normal: LL (STATUS1 low, STATUS0 low)
3. Bcyc:
Bus clock cycle
Figure 22.2 Power-On Reset STATUS Output
Manual Reset:
CKIO
RESETM
*
1
STATUS
Normal
*
3
Normal
*
3
Reset
*
2
0 Bcyc or more
*
4
0 to 30 Bcyc
*
4
Notes: 1. During manual reset, STATUS becomes HH (reset) and the internal reset begins after waiting for the
executing bus cycle to end.
2. Reset:
HH (STATUS1 high, STATUS0 high)
3. Normal: LL (STATUS1 low, STATUS0 low)
4. Bcyc:
Bus clock cycle
Figure 22.3 Manual Reset STATUS Output
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...