Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 185 of 698
REJ09B0146-0500
Table 8.8
Area 4 Wait Control
WCR2's bits
Description
Bit 9: A4W2
Bit 8: A4W1
Bit 7: A4W0
Inserted Wait State
WAIT
WAIT
WAIT
WAIT
Pin
0
0
Ignored
0
1
1
Enable
0
2
Enable
0
1
1
3
Enable
0
4
Enable
0
1
6
Enable
0
8
Enable
1
1
1
10
Enable
Table 8.9
Area 0 Wait Control
Description
WCR2's bits
First Cycle
Burst Cycle
(Excluding First Cycle)
Bit 2:
A0W2
Bit 1:
A0W1
Bit 0:
A0W0
Inserted
Wait States
WAIT
WAIT
WAIT
WAIT
Pin
Number of States
Per Data Transfer
WAIT
WAIT
WAIT
WAIT
Pin
0
0
Ignored
2
Enable
0
1
1
Enable
2
Enable
0
2
Enable
3
Enable
0
1
1
3
Enable
4
Enable
0
4
Enable
4
Enable
0
1
6
Enable
6
Enable
0
8
Enable
8
Enable
1
1
1
10
Enable
10
Enable
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...