Section 15 Smart Card Interface
Rev. 5.00 May 29, 2006 page 428 of 698
REJ09B0146-0500
LSI
TxD0
IO
CLK
RST
RxD0
SCK0
Px (port)
Clock line
Data line
Reset line
IC card
Connected device
V
CC
Figure 15.2 Pin Connection Diagram for the Smart Card Interface
15.4.3
Data Format
Figure 15.3 shows the data format for the smart card interface. In this mode, parity is checked
every frame while receiving and error signals sent to the transmitting side whenever an error is
detected so that data can be re-transmitted. During transmission, if an error signal is sampled, the
same data is re-transmitted.
D
s
D
0
D
1
D
2
D
3
D
4
D
5
D
6
D
7
D
p
With no parity error
Transmitting station output
D
s
D
0
D
1
D
2
D
3
D
4
D
5
D
6
D
7
D
p
D
E
With parity error
Transmitting station output
Receiving
station output
Ds:
D0 to D7:
Dp:
DE:
Legend:
Start bit
Data bits
Parity bit
Error signal
Figure 15.3 Data Format for Smart Card Interface
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...