Section 10 Clock Pulse Generator (CPG)
Rev. 5.00 May 29, 2006 page 304 of 698
REJ09B0146-0500
CAP1
CKIO
Cycle = Bcyc
CAP2
XTAL
EXTAL
MD2
MD1
MD0
FRQCR
Internal bus
Bus interface
STBCR
PLL circuit 1
(
×
1, 2, 3, 4)
Divider 1
CPU
clock (I
φ
)
Cycle = Icyc
Peripheral
clock (P
φ
)
Cycle = Pcyc
Standby
control
Divider 2
Clock pulse generator
PLL circuit 2
(
×
1, 4)
Crystal
oscillator
CPG control unit
Clock frequency
control circuit
Standby control
circuit
×
1
×
1/2
×
1/3
×
1/4
×
1
×
1/2
×
1/3
×
1/4
×
1/6
Bus clock (B
φ
)
Cycle = Bcyc
Legend:
FRQCR: Frequency control register
STBCR: Standby control register
Figure 10.1 Block Diagram of Clock Pulse Generator
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...