Appendix
Rev. 5.00 May 29, 2006 page 678 of 698
REJ09B0146-0500
B.4
Pin States in Access to Each Address Space
Table B.3
Pin States (Normal Memory/Little Endian)
8-Bit Bus Width
16-Bit Bus Width
Pin
Byte/Word/
Longword Access
Byte Access
(Address 2n)
Byte Access
(Address 2n + 1)
Word/Longword
Access
CS6 to CS2, CS0
Enabled
Enabled
Enabled
Enabled
R
Low
Low
Low
Low
RD
W
High
High
High
High
R
High
High
High
High
RD/WR
W
Low
Low
Low
Low
BS
Enabled
Enabled
Enabled
Enabled
RASU/PTD[1]
High
High
High
High
RASL/PTD[0]
High
High
High
High
CASL/PTD[2]
High
High
High
High
CASU/PTD[3]
High
High
High
High
R
High
High
High
High
WE0/DQMLL
W
Low
Low
High
Low
R
High
High
High
High
WE1/WE/DQMLU
W
High
High
Low
Low
R
High
High
High
High
WE2/ICIORD/DQMUL/
PTC[1]
W
High
High
High
High
R
High
High
High
High
WE3/ICIOWR/DQMUU/
PTC[2]
W
High
High
High
High
CE2A/PTD[6]
High
High
High
High
CE2B/PTD[7]
High
High
High
High
CKE
Disabled
Disabled
Disabled
Disabled
WAIT
Enabled
*
1
Enabled
*
1
Enabled
*
1
Enabled
*
1
IOIS16
Disabled
Disabled
Disabled
Disabled
A25 to A0
Address
Address
Address
Address
D7 to D0
Valid data
Valid data
Invalid data
Valid data
D15 to D8
Hi-Z
*
2
Invalid data
Valid data
Valid data
D31 to D16
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Hi-Z
*
2
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...