Section 14 Serial Communication Interface (SCI)
Rev. 5.00 May 29, 2006 page 378 of 698
REJ09B0146-0500
Bit
Bit Name
Initial Value
R/W
Description
4
FER
0
R/(W)
*
Framing Error
Indicates that data reception aborted due to a framing
error in the asynchronous mode.
0: Receiving is in progress or has ended normally
[Clearing conditions]
1. The chip is reset or enters standby mode.
2. FER is read as 1, then written to with 0.
Note: Clearing the RE bit to 0 in the serial control
register does not affect the FER bit, which retains
its previous value.
1: A receive framing error occurred
[Setting condition]
When the SCI has completed receiving, the stop bit
at the end of receive data is checked and found to
be 0.
Note: When the stop bit length is two bits, only the
first bit is checked. The second stop bit is not
checked. When a framing error occurs, the SCI
transfers the receive data into the SCRDR but does
not set RDRF. Serial receiving cannot continue
while FER is set to 1. In the clock synchronous
mode, serial transmitting is also disabled.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...