Section 2 CPU
Rev. 5.00 May 29, 2006 page 35 of 698
REJ09B0146-0500
Instruction
Operation
Code
Privileged
Mode
Cycles T Bit
MOV.W
Rm,@(R0,Rn)
Rm
→
(R0 + Rn)
0000nnnnmmmm0101
—
1
—
MOV.L
Rm,@(R0,Rn)
Rm
→
(R0 + Rn)
0000nnnnmmmm0110
—
1
—
MOV.B
@(R0,Rm),Rn
(R0 + Rm)
→
Sign
extension
→
Rn
0000nnnnmmmm1100
—
1
—
MOV.W
@(R0,Rm),Rn
(R0 + Rm)
→
Sign
extension
→
Rn
0000nnnnmmmm1101
—
1
—
MOV.L
@(R0,Rm),Rn
(R0 + Rm)
→
Rn
0000nnnnmmmm1110
—
1
—
MOV.B
R0,@(disp,GBR)
R0
→
(disp + GBR)
11000000dddddddd
—
1
—
MOV.W
R0,@(disp,GBR)
R0
→
(disp
×
2
+ GBR)
11000001dddddddd
—
1
—
MOV.L
R0,@(disp,GBR)
R0
→
(disp
×
4
+ GBR)
11000010dddddddd
—
1
—
MOV.B
@(disp,GBR),R0
(disp + GBR)
→
Sign
extension
→
R0
11000100dddddddd
—
1
—
MOV.W
@(disp,GBR),R0
(disp
×
2
+ GBR)
→
Sign extension
→
R0
11000101dddddddd
—
1
—
MOV.L
@(disp,GBR),R0
(disp
×
4
+ GBR)
→
R0
11000110dddddddd
—
1
—
MOVA
@(disp,PC),R0
disp
×
4
+ PC
→
R0
11000111dddddddd
—
1
—
MOVT
Rn
T
→
Rn
0000nnnn00101001
—
1
—
SWAP.B Rm,Rn
Rm
→
Swap the bottom
two bytes
→
REG
0110nnnnmmmm1000
—
1
—
SWAP.W Rm,Rn
Rm
→
Swap two
consecutive words
→
Rn
0110nnnnmmmm1001
—
1
—
XTRCT
Rm,Rn
Rm: Middle 32 bits of
Rn
→
Rn
0010nnnnmmmm1101
—
1
—
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...