Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 254 of 698
REJ09B0146-0500
9.2
Input/Output Pin
Table 9.1 shows the DMAC pins.
Table 9.1
Pin Configuration
Channel Name
Symbol
I/O
Function
DMA transfer request
DREQ0
I
DMA transfer request input from
external device to channel 0
DREQ acknowledge
DACK0
O
Strobe output to an external I/O at DMA
transfer request from external device to
channel 0
0
DMA request
acknowledge
DRAK0
O
Output showing that
DREQ0
has been
accepted
DMA transfer request
DREQ1
I
DMA transfer request input from
external device to channel 1
DREQ acknowledge
DACK1
O
Strobe output to an external I/O at DMA
transfer request from external device to
channel 1
1
DMA request
acknowledge
DRAK1
O
Output showing that
DREQ1
has been
accepted
9.3
Register Description
DMAC has a total of 17 registers. Each channel has four control registers. One other control
register is shared by all channels.
Refer to section 23, List of Registers, for more details of the addresses and access sizes.
Channel 0
•
DMA source address register 0 (SAR0)
•
DMA destination address register 0 (DAR0)
•
DMA transfer count register 0 (DMATCR0)
•
DMA channel control register 0 (CHCR0)
Channel 1
•
DMA source address register 1 (SAR1)
•
DMA destination address register 1 (DAR1)
•
DMA transfer count register 1 (DMATCR1)
•
DMA channel control register 1 (CHCR1)
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...