Section 21 User Debugging Interface (H-UDI)
Rev. 5.00 May 29, 2006 page 560 of 698
REJ09B0146-0500
Bit
Pin Name
I/O
Bit
Pin Name
I/O
58
AUDSYNC
/PTF[4]
Control
28
IRQOUT
/PTE[7]
OUT
57
ASEBRKAK
/PTF[6]
Control
27
TxD0/SCPT[0]
OUT
56
STATUS0/PTE[4]
IN
26
SCK0/SCPT[1]
OUT
55
STATUS1/PTE[5]
IN
25
TxD2/SCPT[2]
OUT
54
TCLK/PTE[6]
IN
24
SCK2/SCPT[3]
OUT
53
IRQOUT
/PTE[7]
IN
23
RTS2
/SCPT[4]
OUT
52
SCK0/SCPT[1]
IN
22
IRQ0/
IRL0
/PTH[0]
OUT
51
SCK2
/SCPT[3]
IN
21
IRQ1/
IRL1
/PTH[1]
OUT
50
RTS2
/SCPT[4]
IN
20
IRQ2/
IRL2
/PTH[2]
OUT
49
RxD0/SCPT[0]
IN
19
IRQ3/
IRL3
/PTH[3]
OUT
48
RxD2/SCPT[2]
IN
18
IRQ4/PTH[4]
OUT
47
CTS2
/IRQ5/SCPT[5]
IN
17
DREQ0
/PTH[5]
OUT
46
IRQ0/
IRL0
/PTH[0]
IN
16
DREQ1
/PTH[6]
OUT
45
IRQ1/
IRL1
/PTH[1]
IN
15
STATUS0/PTE[4]
Control
44
IRQ2/
IRL2
/PTH[2]
IN
14
STATUS1/PTE[5]
Control
43
IRQ3/
IRL3
/PTH[3]
IN
13
TCLK/PTE[6]
Control
42
IRQ4/PTH[4]
IN
12
IRQOUT
/PTE[7]
Control
41
NMI
IN
11
TxD0/SCPT[0]
Control
40
AUDCK/PTG[4]
IN
10
SCK0/SCPT[1]
Control
39
DREQ0
/PTH[5]
IN
9
TxD2/SCPT[2]
Control
38
DREQ1
/PTH[6]
IN
8
SCK2/SCPT[3]
Control
37
ADTRG
/PTG[5]
IN
7
RTS2
/SCPT[4]
Control
36
MD0
IN
6
IRQ0/
IRL0
/PTH[0]
Control
35
MD2
IN
5
IRQ1/
IRL1
/PTH[1]
Control
34
MD3
IN
4
IRQ2/
IRL2
/PTH[2]
Control
33
MD4
IN
3
IRQ3/
IRL3
/PTH[3]
Control
32
MD5
IN
2
IRQ4/PTH[4]
Control
31
STATUS0/PTE[4]
OUT
1
DREQ0
/PTH[5]
Control
30
STATUS1/PTE[5]
OUT
0
DREQ1
/PTH[6]
Control
29
TCLK/PTE[6]
OUT
to TDO
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...