Section 16 Serial Communication Interface with FIFO (SCIF)
Rev. 5.00 May 29, 2006 page 460 of 698
REJ09B0146-0500
16.3.8
Bit Rate Register 2 (SCBRR2)
The bit rate register 2 (SCBRR2) is an eight-bit register that, together with the baud rate generator
clock source selected by the CKS1 and CKS0 bits in the SCSMR2, determines the serial
transmit/receive bit rate.
The CPU can always read and write the SCBRR2. The SCBRR2 is initialized to H'FF by a reset or
in module standby or standby mode. Each channel has independent baud rate generator control, so
different values can be set in two channels.
The SCBRR2 setting is calculated as follows:
Asynchronous mode: N =
P
φ
64
×
2
2n – 1
×
B
×
10
6
– 1
B:
Bit rate (bit/s)
N:
SCBRR2 setting for baud rate generator (0
≤
N
≤
255)
P
φ
: Operating frequency for peripheral modules (MHz)
n:
Baud rate generator clock source (n
=
0, 1, 2, 3) (for the clock sources and values of
n, see table 16.2.)
Table 16.2
SCSMR2 Settings
SCSMR2 Settings
n
Clock Source
CKS1
CKS0
0
P
φ
0
0
1
P
φ
/4
0
1
2
P
φ
/16
1
0
3
P
φ
/64
1
1
Note:
Find the bit rate error by the following formula:
Error (%) =
P
φ
× 10
6
– 1
× 100
(N+1) × 64 × 2
2n
–
1
× B
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...