Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 239 of 698
REJ09B0146-0500
Memory Card Interface Basic Timing: Figure 8.32 shows the basic timing for the PCMCIA IC
memory card interface. When physical space areas 5 and 6 are designated as PCMCIA interface
areas, bus accesses are automatically performed as IC memory card interface accesses.
With a high external bus frequency (CKIO), the setup and hold times for the address (A24 to A0),
card enable (
CS5
,
CE2A
,
CS6
,
CE2B
), and write data (D15 to D0) in a write cycle, become
insufficient with respect to
RD
and
WR
(the
WE
pin in this LSI). This LSI provides for this by
enabling setup and hold times to be set for physical space areas 5 and 6 in the PCR register. Also,
software waits by means of a WCR2 register setting and hardware waits by means of the
WAIT
pin can be inserted in the same way as for the basic interface. Figure 8.33 shows the PCMCIA
memory bus wait timing.
CKIO
Tpcm1
Tpcm2
A25 to A0
CExx
RD/
WR
D15 to D0
(read)
D15 to D0
(write)
RD
(read)
WE
(write)
BS
Figure 8.32 Basic Timing for PCMCIA Memory Card Interface
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...