Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 203 of 698
REJ09B0146-0500
When synchronous DRAM is connected, the
RASU
,
RASL
signal,
CASU
,
CASL
signal, RD/
WR
signal, and byte controls
DQMHH
,
DQMHL
,
DQMLH
, and
DQMLL
are all asserted and
addresses multiplexed. Control of
RASU
,
RASL
,
CASU
,
CASL
, data timing, and address
multiplexing is set with MCR.
Area 3: Area 3 physical addresses A28 to A26 are 011. Addresses A31 to A29 are ignored and the
address range is H'0C H'20000000
×
n to H'0F H'20000000
×
n (n
=
0 to 6 and
n
=
1 to 6 are the shadow spaces).
Ordinary memories like SRAM and ROM, as well as synchronous DRAM, can be connected to
this space. Byte, word or longword can be selected as the bus width using the A3SZ1 to A3SZ0
bits of BCR2 for ordinary memory.
When area 3 space is accessed,
CS3
is asserted.
When ordinary memories are connected, an RD signal that can be used as
OE
and the
WE0
to
WE3
signals for write control are asserted and the number of bus cycles is selected between 0 and
3 wait cycles using the A3W1 to A3W0 bits of WCR2.
When synchronous DRAM is connected, the
RASU
,
RASL
signal,
CASU
,
CASL
signal, RD/
WR
signal, and byte controls
DQMHH
,
DQMHL
,
DQMLH
, and
DQMLL
are all asserted and
addresses multiplexed. Control of
RAS
,
CAS
, and data timing and of address multiplexing is set
with MCR.
Area 4: Area 4 physical addresses A28 to A26 are 100. Addresses A31 to A29 are ignored and the
address range is H'10 H'20000000
×
n to H'13 H'20000000
×
n (n
=
0 to 6 and
n
=
1 to 6 are the shadow spaces).
Only ordinary memories like SRAM and ROM can be connected to this space. Byte, word, or
longword can be selected as the bus width using the A4SZ1 to A4SZ0 bits of BCR2. When the
area 4 space is accessed, a
CS4
signal is asserted. An
RD
signal that can be used as
OE
and the
WE0
to
WE3
signals for write control are also asserted. The number of bus cycles is selected
between 0 and 10 wait cycles using the A4W2 to A4W0 bits of WCR2.
Area 5: Area 5 physical addresses A28 to A26 are 101. Addresses A31 to A29 are ignored and the
address range is the 64 Mbytes at H'14 H'20000000
×
n to H'17 H'20000000
×
n (n
=
0 to 6 and n
=
1 to 6 are the shadow spaces).
Ordinary memories like SRAM and ROM as well as burst ROM and PCMCIA interfaces can be
connected to this space. When the PCMCIA interface is used, the IC memory card interface
address range comprises the 32 Mbytes at H'14 H'20000000
×
n to H'15
H'20000000
×
n (where n = 0 to 6, and n = 1 to 6 represents shadow space), and the I/O card
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...