Section 8 Bus State Controller (BSC)
Rev. 5.00 May 29, 2006 page 191 of 698
REJ09B0146-0500
Bit
*
Bit Name
Initial Value
R/W
Description
10
5
4
A6TED2
A6TED1
A6TED0
0
0
0
R/W
R/W
R/W
Area 6 Address
OE
/
WE
Assert Delay
The A6TED bits specify the address to
OE
/
WE
assert delay time for the PCMCIA interface
connected to area 6.
000: 0.5-cycle delay
001: 1.5-cycle delay
010: 2.5-cycle delay
011: 3.5-cycle delay
100: 4.5-cycle delay
101: 5.5-cycle delay
110: 6.5-cycle delay
111: 7.5-cycle delay
9
3
2
A5TEH2
A5TEH1
A5TEH0
0
0
0
R/W
R/W
R/W
Area 5
OE
/
WE
Negate Address Delay
The A5TEH bits specify the
OE
/
WE
negate
address delay time for the PCMCIA interface
connected to area 5.
000: 0.5-cycle delay
001: 1.5-cycle delay
010: 2.5-cycle delay
011: 3.5-cycle delay
100: 4.5-cycle delay
101: 5.5-cycle delay
110: 6.5-cycle delay
111: 7.5-cycle delay
8
1
0
A6TEH2
A6TEH1
A6TEH0
0
0
0
R/W
R/W
R/W
Area 6
OE
/
WE
Negate Address Delay
The A6TEH bits specify the
OE
/
WE
negate
address delay time for the PCMCIA interface
connected to area 6.
000: 0.5-cycle delay
001: 1.5-cycle delay
010: 2.5-cycle delay
011: 3.5-cycle delay
100: 4.5-cycle delay
101: 5.5-cycle delay
110: 6.5-cycle delay
111: 7.5-cycle delay
Note:
*
The bit numbers are out of sequence.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...