Section 2 CPU
Rev. 5.00 May 29, 2006 page 50 of 698
REJ09B0146-0500
From any state when
RESETP
= 0
From any state but hardware standby
mode or bus-released state when
RESETM
= 0
Note:
*
The hardware standby mode is entered when the CA pin goes low level from any state.
RESETP
= 1
RESETM
= 1
RESETP
= 0
CA
= 1,
RESETP
=0
Power-on reset
state
Manual reset
state
Program execution state
Bus-released state
Sleep mode
Software standby mode
Hardware standby mode
*
Exception-handling state
Interrupt
Bus request
Bus request
clearance
Exception
interrupt
End of exception
transition
processing
Bus
request
Bus
request
clearance
SLEEP
instruction
with STBY
bit set
Interrupt
Reset state
Power-down state
SLEEP
instruction
with STBY
bit cleared
Bus request
Bus request cle
arance
Figure 2.6 Processor State Transitions
2.5.2
Processor Modes
There are two processor modes: privileged mode and user mode. The processor mode is
determined by the processor mode bit (MD) in the status register (SR). User mode is selected
when the MD bit is 0, and privileged mode when the MD bit is 1. When the reset state or
exception state is entered, the MD bit is set to 1. When exception handling ends, the MD bit is
cleared to 0 and user mode is entered. There are certain registers and bits which can only be
accessed in privileged mode.
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...