Section 9 Direct Memory Access Controller (DMAC)
Rev. 5.00 May 29, 2006 page 297 of 698
REJ09B0146-0500
Peripheral clock (P
φ
)
CMCOR
CMCNT input clock
Compare match signal
CMF
CMI
CMCNT
N
N
0
Figure 9.29 CMF Set Timing
Compare Match Flag Clear Timing
The CMF bit of the CMCSR register is cleared by writing 0 to it after reading 1. Figure 9.30
shows the timing when the CMF bit is cleared by the CPU.
Peripheral clock (P
φ
)
CMF
CMCSR0 write cycle
T
1
T
2
Figure 9.30 Timing of CMF Clear by the CPU
Summary of Contents for SH7706 Series
Page 8: ...Rev 5 00 May 29 2006 page viii of xlviii ...
Page 160: ...Section 5 Cache Rev 5 00 May 29 2006 page 112 of 698 REJ09B0146 0500 ...
Page 370: ...Section 11 Watchdog Timer WDT Rev 5 00 May 29 2006 page 322 of 698 REJ09B0146 0500 ...
Page 554: ...Section 17 Pin Function Controller PFC Rev 5 00 May 29 2006 page 506 of 698 REJ09B0146 0500 ...
Page 576: ...Section 18 I O Ports Rev 5 00 May 29 2006 page 528 of 698 REJ09B0146 0500 ...
Page 746: ...Index Rev 5 00 May 29 2006 page 698 of 698 REJ09B0146 0500 ...
Page 749: ...SH7706 Group Hardware Manual ...