79
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Tables
35-1.
Supported Formats on VPIF
...........................................................................................
35-2.
Input and Output Usage Combinations on VPIF
....................................................................
35-3.
Receive Pin Multiplexing Control
......................................................................................
35-4.
Transmit Pin Multiplexing Control
.....................................................................................
35-5.
Video Port Interface (VPIF) Registers
................................................................................
35-6.
VPIF Revision ID Register (REVID) Field Descriptions
............................................................
35-7.
Channel 0 Control Register (C0CTRL) Field Descriptions
.........................................................
35-8.
Channel 1 Control Register (C1CTRL) Field Descriptions
.........................................................
35-9.
Channel 2 Control Register (C2CTRL) Field Descriptions
.........................................................
35-10. Channel 3 Control Register (C3CTRL) Field Descriptions
.........................................................
35-11. Interrupt Enable Register (INTEN) Field Descriptions
..............................................................
35-12. Interrupt Enable Set Register (INTSET) Field Descriptions
.......................................................
35-13. Interrupt Enable Clear Register (INTCLR) Field Descriptions
.....................................................
35-14. Interrupt Status Register (INTSTAT) Field Descriptions
...........................................................
35-15. Interrupt Status Clear Register (INTSTATCLR) Field Descriptions
...............................................
35-16. Emulation Suspend Control Register (EMUCTRL) Field Descriptions
...........................................
35-17. DMA Size Control Register (REQSIZE) Field Descriptions
........................................................
35-18. Channel
n
Top Field Luminance Address Register (C
n
TLUMA) Field Descriptions
...........................
35-19. Channel
n
Bottom Field Luminance Address Register (C
n
BLUMA) Field Descriptions
.......................
35-20. Channel
n
Top Field Chrominance Address Register (C
n
TCHROMA) Field Descriptions
....................
35-21. Channel
n
Bottom Field Chrominance Address Register (C
n
BCHROMA) Field Descriptions
................
35-22. Channel
n
Top Field Horizontal Ancillary Address Register (C
n
THANC) Field Descriptions
.................
35-23. Channel
n
Bottom Field Horizontal Ancillary Address Register (C
n
BHANC) Field Descriptions
.............
35-24. Channel
n
Top Field Vertical Ancillary Address Register (C
n
TVANC) Field Descriptions
....................
35-25. Channel
n
Bottom Field Vertical Ancillary Data Buffer Start Address Register (C
n
BVANC) Field
Descriptions
..............................................................................................................
35-26. Channel
n
Image Address Offset Register (C
n
IMGOFFSET) Field Descriptions
..............................
35-27. Channel
n
Horizontal Ancillary Address Offset Register (C
n
HANCOFFSET) Field Descriptions
............
35-28. Channel
n
Horizontal Size Configuration Register (C
n
HCFG) Field Descriptions
..............................
35-29. Channel
n
Vertical Size Configuration 0 Register (C
n
VCFG0) Field Descriptions
.............................
35-30. Channel
n
Vertical Size Configuration 1 Register (C
n
VCFG1) Field Descriptions
.............................
35-31. Channel
n
Vertical Size Configuration 2 Register (C
n
VCFG2) Field Descriptions
.............................
35-32. Channel
n
Vertical Image Size Register (C
n
VSIZE) Field Descriptions
.........................................
35-33. Channel
n
Horizontal Size Configuration Register (C
n
HCFG) Field Descriptions
..............................
35-34. Channel
n
Vertical Size Configuration 0 Register (C
n
VCFG0) Field Descriptions
.............................
35-35. Channel
n
Vertical Size Configuration 1 Register (C
n
VCFG1) Field Descriptions
.............................
35-36. Channel
n
Vertical Size Configuration 2 Register (C
n
VCFG2) Field Descriptions
.............................
35-37. Channel
n
Vertical Image Size Register (C
n
VSIZE) Field Descriptions
.........................................
35-38. Channel
n
Top Field Horizontal Ancillary Position Register (C
n
THANCPOS) Field Descriptions
............
35-39. Channel
n
Top Field Horizontal Ancillary Size Register (C
n
THANCSIZE) Field Descriptions
................
35-40. Channel
n
Bottom Field Horizontal Ancillary Position Register (C
n
BHANCPOS) Field Descriptions
........
35-41. Channel
n
Bottom Field Horizontal Ancillary Size Register (C
n
BHANCSIZE) Field Descriptions
............
35-42. Channel
n
Top Field Vertical Ancillary Position Register (C
n
TVANCPOS) Field Descriptions
...............
35-43. Channel
n
Top Field Vertical Ancillary Size Register (C
n
TVANCSIZE) Field Descriptions
...................
35-44. Channel
n
Bottom Field Vertical Ancillary Position Register (C
n
BVANCPOS) Field Descriptions
...........
35-45. Channel
n
Bottom Field Vertical Ancillary Size Register (C
n
BVANCSIZE) Field Descriptions
...............