![Texas Instruments AM1808 Скачать руководство пользователя страница 1393](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581393.webp)
Registers
1393
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial ATA (SATA) Controller
Table 28-26. Port Interrupt Status Register (P0IS) Field Descriptions (continued)
Bit
Field
Value
Description
7
DMPS
0-1
Device Mechanical Presence Status. This bit is set when the state of SATA_MP_SWITCH input pin
changes as a result of a mechanical switch attached to this port being opened or closed. This bit is only
valid if both CAP.SMPS and P0CMD.MPSP are set to 1.
6
PCS
Port Connect Change Status. This bit reflects the state of the P0SERR.DIAG_X bit. This bit is only
cleared when P0SERR.DIAG_X is cleared.
0
No change in Current Connect Status
1
Change in Current Connect Status
5
DPS
0-1
Descriptor Processed. A PRD with the I bit set has transferred all of its data.
Note: This is an opportunistic interrupt and should not be used to definitely indicate the end of a
transfer. Two PRD interrupts could happen close in time together such that the second interrupt is
missed when the first PRD interrupt is being cleared.
4
UFS
0-1
Unknown FIS Interrupt. When set to 1, indicates that an unknown FIS was received and has been
copied into system memory. This bit is cleared to 0 by software clearing the P0SERR.DIAG_F bit to 0.
Note: The UFS bit does not directly reflect the P0SERR.DIAG_F bit. P0SERR.DIAG_F bit is set
immediately when an unknown FIS is detected, whereas the UFS bit is set when that FIS is posted to
memory. Software should wait to act on an unknown FIS until the UFS bit is set to 1 or the two bits may
become out of sync.
3
SDBS
0-1
Set Device Bits Interrupt. A Set Device Bits FIS has been received with the I bit set and has been
copied into system memory.
2
DSS
0-1
DMA Setup FIS Interrupt. A DMA Setup FIS has been received with the I bit set and has been copied
into system memory.
1
PSS
0-1
PIO Setup FIS Interrupt. A PIO Setup FIS has been received with the I bit set, it has been copied into
system memory, and the data related to that FIS has been transferred.
0
DHRS
0-1
Device to Host Register FIS Interrupt. A D2H Register FIS has been received with the I bit set, and has
been copied into system memory.