Description
317
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Programmable Real-Time Unit Subsystem (PRUSS)
13.2 Description
The processor is based on a four bus architecture which allows instructions to be fetched and executed
concurrently with data transfers. Additionally, an input is provided in order to allow external status
information to be reflected in the internal processor status register. The figure below shows a block
diagram of the processing element and the associated instruction RAM/ROM that contains the code that is
to be executed.
Figure 13-1. PRU Block Diagram