![Texas Instruments AM1808 Скачать руководство пользователя страница 24](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558024.webp)
24
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
34.4.52
Transmit and Receive FIFO Register for Endpoint 3 (FIFO3)
.........................................
34.4.53
Transmit and Receive FIFO Register for Endpoint 4 (FIFO4)
.........................................
34.4.54
Device Control Register (DEVCTL)
.......................................................................
34.4.55
Transmit Endpoint FIFO Size (TXFIFOSZ)
...............................................................
34.4.56
Receive Endpoint FIFO Size (RXFIFOSZ)
...............................................................
34.4.57
Transmit Endpoint FIFO Address (TXFIFOADDR)
......................................................
34.4.58
Receive Endpoint FIFO Address (RXFIFOADDR)
......................................................
34.4.59
Hardware Version Register (HWVERS)
..................................................................
34.4.60
Transmit Function Address (TXFUNCADDR)
............................................................
34.4.61
Transmit Hub Address (TXHUBADDR)
...................................................................
34.4.62
Transmit Hub Port (TXHUBPORT)
........................................................................
34.4.63
Receive Function Address (RXFUNCADDR)
............................................................
34.4.64
Receive Hub Address (RXHUBADDR)
...................................................................
34.4.65
Receive Hub Port (RXHUBPORT)
........................................................................
34.4.66
CDMA Revision Identification Register (DMAREVID)
..................................................
34.4.67
CDMA Teardown Free Descriptor Queue Control Register (TDFDQ)
................................
34.4.68
CDMA Emulation Control Register (DMAEMU)
.........................................................
34.4.69
CDMA Transmit Channel n Global Configuration Registers (TXGCR[0]-TXGCR[3])
...............
34.4.70
CDMA Receive Channel n Global Configuration Registers (RXGCR[0]-RXGCR[3])
...............
34.4.71
CDMA Receive Channel n Host Packet Configuration Registers A (RXHPCRA[0]-
RXHPCRA[3])
...................................................................................................
34.4.72
CDMA Receive Channel n Host Packet Configuration Registers B (RXHPCRB[0]-
RXHPCRB[3])
...................................................................................................
34.4.73
CDMA Scheduler Control Register (DMA_SCHED_CTRL)
............................................
34.4.74
CDMA Scheduler Table Word n Registers (WORD[0]-WORD[63])
...................................
34.4.75
Queue Manager Revision Identification Register (QMGRREVID)
....................................
34.4.76
Queue Manager Queue Diversion Register (DIVERSION)
............................................
34.4.77
Queue Manager Free Descriptor/Buffer Starvation Count Register 0 (FDBSC0)
...................
34.4.78
Queue Manager Free Descriptor/Buffer Starvation Count Register 1 (FDBSC1)
...................
34.4.79
Queue Manager Free Descriptor/Buffer Starvation Count Register 2 (FDBSC2)
...................
34.4.80
Queue Manager Free Descriptor/Buffer Starvation Count Register 3 (FDBSC3)
...................
34.4.81
Queue Manager Linking RAM Region 0 Base Address Register (LRAM0BASE)
..................
34.4.82
Queue Manager Linking RAM Region 0 Size Register (LRAM0SIZE)
..............................
34.4.83
Queue Manager Linking RAM Region 1 Base Address Register (LRAM1BASE)
..................
34.4.84
Queue Manager Queue Pending Register 0 (PEND0)
.................................................
34.4.85
Queue Manager Queue Pending Register 1 (PEND1)
.................................................
34.4.86
Queue Manager Memory Region
R
Base Address Registers (QMEMRBASE[0]-
QMEMRBASE[15])
.............................................................................................
34.4.87
Queue Manager Memory Region
R
Control Registers (QMEMRCTRL[0]-QMEMRCTRL[15])
...
34.4.88
Queue Manager Queue N Control Register D (CTRLD[0]-CTRLD[63])
..............................
34.4.89
Queue Manager Queue
N
Status Register A (QSTATA[0]-QSTATA[63])
...........................
34.4.90
Queue Manager Queue
N
Status Register B (QSTATB[0]-QSTATB[63])
...........................
34.4.91
Queue Manager Queue
N
Status Register C (QSTATC[0]-QSTATC[63])
...........................
35
Video Port Interface (VPIF)
...............................................................................................
35.1
Introduction
...............................................................................................................
35.1.1
Overview
.......................................................................................................
35.1.2
Features
........................................................................................................
35.1.3
Features Not Supported
......................................................................................
35.1.4
Functional Block Diagram
....................................................................................
35.2
Architecture
..............................................................................................................
35.2.1
Clock Control
..................................................................................................
35.2.2
Signal Descriptions
............................................................................................
35.2.3
Memory Interface
..............................................................................................
35.2.4
Video Transmit
................................................................................................