Registers
1495
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
64-Bit Timer Plus
30.2.8 Timer Global Control Register (TGCR)
The timer global control register (TGCR) is shown in
and described in
.
Figure 30-22. Timer Global Control Register (TGCR)
31
16
Reserved
R-0
15
12
11
8
TDDR34
PSC34
R/W-0
R/W-0
7
5
4
3
2
1
0
Reserved
PLUSEN
TIMMODE
TIM34RS
TIM12RS
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 30-18. Timer Global Control Register (TGCR) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15-12
TDDR34
0-Fh
Timer linear divide-down ratio specifies the timer divide-down ratio for timer 3:4. When the timer is
enabled, TDDR34 increments every timer clock. The TIM34 counter increments on the cycle after
TDDR34 matches PSC34. TDDR34 resets to 0 and continues. When TIM34 matches PRD34, timer
3:4 stops, if timer 3:4 is enabled one time; TIM34 resets to 0 on the cycle after matching PRD34
and timer 3:4 continues, if timer 3:4 is enabled continuously.
11-8
PSC34
0-Fh
TIM34 pre-scalar counter specifies the count for timer 3:4.
7-5
Reserved
0
Reserved
4
PLUSEN
Enable new timer plus features.
0
Enable backward compatibility. New timer features are unavailable.
1
Disable backward compatibility. New timer features are available.
3-2
TIMMODE
0-3h
TIMMODE determines the timer mode.
0
The timer is in 64-bit GP timer mode.
1h
The timer is in dual 32-bit timer unchained mode.
2h
The timer is in 64-bit watchdog timer mode.
3h
The timer is in dual 32-bit timer, chained mode.
1
TIM34RS
Timer 3:4 reset.
0
Timer 3:4 is in reset.
1
Timer 3:4 is not in reset. Timer 3:4 can be used as a 32-bit timer. Note that for the timer to function
properly in 64-bit timer mode, both TIM34RS and TIM12RS must be set to 1. Changing this bit does
not affect the timer, if the timer is in the watchdog active state.
0
TIM12RS
Timer 1:2 reset.
0
Timer 1:2 is in reset.
1
Timer 1:2 is not in reset. Timer 1:2 can be used as a 32-bit timer. Note that for the timer to function
properly in 64-bit timer mode, both TIM34RS and TIM12RS must be set to 1. Changing this bit does
not affect the timer, if the timer is in the watchdog active state.