Registers
1561
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
Table 32-15. uPP Interface Configuration Register (UPICR) Field Descriptions (continued)
Bit
Field
Value
Description
19
STARTB
Channel B START Signal Enable. Controls use of START signal for interface Channel B. Only applied
when Channel B is configured in receive mode using the MODE bit in the uPP channel control register
(UPCTL). In transmit mode, STARTB is always driven.
0
START signal is disabled. Channel B ignores START in receive mode.
1
START signal is enabled. Channel B honors START in receive mode.
18
WAITPOLB
Channel B WAIT Signal Polarity. Controls polarity of WAIT signal for interface Channel B.
0
WAIT is active-high for Channel B.
1
WAIT is active-low for Channel B.
17
ENAPOLB
Channel B ENABLE Signal Polarity. Controls polarity of ENABLE signal for interface Channel B.
0
ENABLE is active-high for Channel B.
1
ENABLE is active-low for Channel B.
16
STARTPOLB
Channel B START Signal Polarity. Controls polarity of START signal for interface Channel B.
0
START is active-high for Channel B.
1
START is active-low for Channel B.
15-14
Reserved
0
Reserved
13
TRISA
Channel A high-impedance state. Controls interface Channel A while idle in transmit mode. Only applies
when Channel A is configured in transmit mode using the MODE bit in the uPP channel control register
(UPCTL).
0
Channel A drives value from the VALA bit in the uPP interface idle value register (UPIVR) while idle.
1
Channel A data pins are in a high-impedance state while idle.
12
CLKINVA
Channel A clock inversion. Controls clock signal polarity for interface Channel A.
0
Clock is not inverted. Channel A signals align on rising edge of clock.
1
Clock is inverted. Channel A signals align on falling edge of clock.
11-8
CLKDIVA
0-Fh
Clock divisor for Channel A. Only used when interface Channel A is configured in transmit mode using
the MODE bit in the uPP channel control register (UPCTL). Applied divisor equals C 1.
7-6
Reserved
0
Reserved
5
WAITA
Channel A WAIT signal enable. Controls use of WAIT signal for interface Channel A. Only applied when
Channel A is configured in transmit mode using the MODE bit in the uPP channel control register
(UPCTL). In receive mode, WAIT is always driven low.
0
WAIT signal is disabled. Channel A ignores WAIT in transmit mode.
1
WAIT signal is enabled. Channel A honors WAIT in transmit mode.
4
ENAA
Channel A ENABLE Signal Enable. Controls use of ENABLE signal for interface Channel B. Only
applied when Channel A is configured in receive mode using the MODE bit in the uPP channel control
register (UPCTL). In transmit mode, ENABLE is always driven.
0
ENABLE signal is disabled. Channel A ignores ENABLE in receive mode.
1
ENABLE signal is enabled. Channel A honors ENABLE in receive mode.
3
STARTA
Channel A START Signal Enable. Controls use of START signal for interface Channel A. Only applied
when Channel A is configured in receive mode using the MODE bit in the uPP channel control register
(UPCTL). In transmit mode, STARTA is always driven.
0
START signal is disabled. Channel A ignores START in receive mode.
1
START signal is enabled. Channel A honors START in receive mode.
2
WAITPOLA
Channel A WAIT Signal Polarity. Controls polarity of WAIT signal for interface Channel A.
0
WAIT is active-high for Channel A.
1
WAIT is active-low for Channel A.
1
ENAPOLA
Channel A ENABLE Signal Polarity. Controls polarity of ENABLE signal for interface Channel A.
0
ENABLE is active-high for Channel A.
1
ENABLE is active-low for Channel A.
0
STARTPOLA
Channel A START Signal Polarity. Controls polarity of START signal for interface Channel A.
0
START is active-high for Channel A.
1
START is active-low for Channel A.