14
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
23.3.6
LCD LIDD CS
n
Address Read/Write Registers (LIDD_CS0_ADDR and LIDD_CS1_ADDR)
......
23.3.7
LCD LIDD CS
n
Data Read/Write Registers (LIDD_CS0_DATA and LIDD_CS1_DATA)
...........
23.3.8
LCD Raster Control Register (RASTER_CTRL)
..........................................................
23.3.9
LCD Raster Timing Register 0 (RASTER_TIMING_0)
...................................................
23.3.10
LCD Raster Timing Register 1 (RASTER_TIMING_1)
.................................................
23.3.11
LCD Raster Timing Register 2 (RASTER_TIMING_2)
.................................................
23.3.12
LCD Raster Subpanel Display Register (RASTER_SUBPANEL)
.....................................
23.3.13
LCD DMA Control Register (LCDDMA_CTRL)
..........................................................
23.3.14
LCD DMA Frame Buffer
n
Base Address Registers
(LCDDMA_FB0_BASE and LCDDMA_FB1_BASE)
.......................................................
23.3.15
LCD DMA Frame Buffer
n
Ceiling Address Registers
(LCDDMA_FB0_CEILING and LCDDMA_FB1_CEILING)
................................................
24
Multichannel Audio Serial Port (McASP)
............................................................................
24.0.16
Features
......................................................................................................
24.0.17
Protocols Supported
........................................................................................
24.0.18
Functional Block Diagram
..................................................................................
24.0.19
Definition of Terms
..........................................................................................
24.0.20
Overview
.....................................................................................................
24.0.21
Clock and Frame Sync Generators
.......................................................................
24.0.22
Reset Considerations
.......................................................................................
24.0.23
EDMA Event Support
.......................................................................................
24.0.24
Power Management
.........................................................................................
24.1
Registers
.................................................................................................................
24.1.1
Register Bit Restrictions
......................................................................................
24.1.2
Revision Identification Register (REV)
.....................................................................
24.1.3
Pin Function Register (PFUNC)
.............................................................................
24.1.4
Pin Direction Register (PDIR)
...............................................................................
24.1.5
Pin Data Output Register (PDOUT)
........................................................................
24.1.6
Pin Data Input Register (PDIN)
..............................................................................
24.1.7
Pin Data Set Register (PDSET)
.............................................................................
24.1.8
Pin Data Clear Register (PDCLR)
..........................................................................
24.1.9
Global Control Register (GBLCTL)
.........................................................................
24.1.10
Audio Mute Control Register (AMUTE)
...................................................................
24.1.11
Digital Loopback Control Register (DLBCTL)
............................................................
24.1.12
Digital Mode Control Register (DITCTL)
..................................................................
24.1.13
Receiver Global Control Register (RGBLCTL)
...........................................................
24.1.14
Receive Format Unit Bit Mask Register (RMASK)
......................................................
24.1.15
Receive Bit Stream Format Register (RFMT)
............................................................
24.1.16
Receive Frame Sync Control Register (AFSRCTL)
.....................................................
24.1.17
Receive Clock Control Register (ACLKRCTL)
...........................................................
24.1.18
Receive High-Frequency Clock Control Register (AHCLKRCTL)
.....................................
24.1.19
Receive TDM Time Slot Register (RTDM)
...............................................................
24.1.20
Receiver Interrupt Control Register (RINTCTL)
.........................................................
24.1.21
Receiver Status Register (RSTAT)
........................................................................
24.1.22
Current Receive TDM Time Slot Registers (RSLOT)
...................................................
24.1.23
Receive Clock Check Control Register (RCLKCHK)
....................................................
24.1.24
Receiver DMA Event Control Register (REVTCTL)
.....................................................
24.1.25
Transmitter Global Control Register (XGBLCTL)
........................................................
24.1.26
Transmit Format Unit Bit Mask Register (XMASK)
......................................................
24.1.27
Transmit Bit Stream Format Register (XFMT)
...........................................................
24.1.28
Transmit Frame Sync Control Register (AFSXCTL)
....................................................
24.1.29
Transmit Clock Control Register (ACLKXCTL)
..........................................................
24.1.30
Transmit High-Frequency Clock Control Register (AHCLKXCTL)
....................................
24.1.31
Transmit TDM Time Slot Register (XTDM)
...............................................................