AINTC Registers
292
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
11.4.2 Control Register (CR)
The control register (CR) holds global control parameters. The CR is shown in
and described
in
.
Figure 11-4. Control Register (CR)
31
16
Reserved
R-0
15
5
4
3
2
1
0
Reserved
PRHOLDMODE
NESTMODE
Reserved
R-0
R/W-0
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-4. Control Register (CR) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reserved
4
PRHOLDMODE
Enables priority holding mode.
0
No priority holding. Prioritized MMRs will continually update.
1
Priority holding enabled. Prioritized Index and Vector Address MMRs will hold their value after the
first is read. See
for details.
3-2
NESTMODE
0-3h
Nesting mode.
0
No nesting
1h
Automatic individual nesting (per host interrupt)
2h
Automatic global nesting (over all host interrupts)
3h
Manual nesting
1-0
Reserved
0
Reserved