21
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
31.3.10
Scratch Pad Register (SCR)
...............................................................................
31.3.11
Divisor Latches (DLL and DLH)
............................................................................
31.3.12
Revision Identification Registers (REVID1 and REVID2)
..............................................
31.3.13
Power and Emulation Management Register (PWREMU_MGMT)
...................................
31.3.14
Mode Definition Register (MDR)
...........................................................................
32
Universal Parallel Port (uPP)
............................................................................................
32.1
Introduction
...............................................................................................................
32.1.1
Purpose of the Peripheral
....................................................................................
32.1.2
Features
........................................................................................................
32.1.3
Functional Block Diagram
....................................................................................
32.2
Architecture
..............................................................................................................
32.2.1
Clock Generation and Control
...............................................................................
32.2.2
Signal Description
.............................................................................................
32.2.3
Pin Multiplexing
................................................................................................
32.2.4
Internal DMA Controller Description
........................................................................
32.2.5
Protocol Description
..........................................................................................
32.2.6
Initialization and Operation
...................................................................................
32.2.7
Reset Considerations
.........................................................................................
32.2.8
Interrupt Support
..............................................................................................
32.2.9
Power Management
..........................................................................................
32.2.10
Emulation Considerations
..................................................................................
32.2.11
Transmit and Receive FIFOs
...............................................................................
32.3
Registers
.................................................................................................................
32.3.1
uPP Peripheral Identification Register (UPPID)
...........................................................
32.3.2
uPP Peripheral Control Register (UPPCR)
................................................................
32.3.3
uPP Digital Loopback Register (UPDLB)
..................................................................
32.3.4
uPP Channel Control Register (UPCTL)
...................................................................
32.3.5
uPP Interface Configuration Register (UPICR)
............................................................
32.3.6
uPP Interface Idle Value Register (UPIVR)
................................................................
32.3.7
uPP Threshold Configuration Register (UPTCR)
.........................................................
32.3.8
uPP Interrupt Raw Status Register (UPISR)
..............................................................
32.3.9
uPP Interrupt Enabled Status Register (UPIER)
..........................................................
32.3.10
uPP Interrupt Enable Set Register (UPIES)
..............................................................
32.3.11
uPP Interrupt Enable Clear Register (UPIEC)
...........................................................
32.3.12
uPP End of Interrupt Register (UPEOI)
...................................................................
32.3.13
uPP DMA Channel I Descriptor 0 Register (UPID0)
....................................................
32.3.14
uPP DMA Channel I Descriptor 1 Register (UPID1)
....................................................
32.3.15
uPP DMA Channel I Descriptor 2 Register (UPID2)
....................................................
32.3.16
uPP DMA Channel I Status 0 Register (UPIS0)
.........................................................
32.3.17
uPP DMA Channel I Status 1 Register (UPIS1)
.........................................................
32.3.18
uPP DMA Channel I Status 2 Register (UPIS2)
.........................................................
32.3.19
uPP DMA Channel Q Descriptor 0 Register (UPQD0)
.................................................
32.3.20
uPP DMA Channel Q Descriptor 1 Register (UPQD1)
.................................................
32.3.21
uPP DMA Channel Q Descriptor 2 Register (UPQD2)
.................................................
32.3.22
uPP DMA Channel Q Status 0 Register (UPQS0)
......................................................
32.3.23
uPP DMA Channel Q Status 1 Register (UPQS1)
......................................................
32.3.24
uPP DMA Channel Q Status 2 Register (UPQS2)
......................................................
33
Universal Serial Bus OHCI Host Controller
.........................................................................
33.1
Introduction
...............................................................................................................
33.1.1
Purpose of the Peripheral
....................................................................................
33.2
Architecture
..............................................................................................................
33.2.1
Clock and Reset
..............................................................................................
33.2.2
Open Host Controller Interface Functionality
..............................................................