
60
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Tables
13-96. TYPE1 Register
...........................................................................................................
13-97. TYPE1 Register Field Descriptions
.....................................................................................
13-98. HOSTINTNSTLVL0 to HOSTINTNSTLVL9 Register
................................................................
13-99. HOSTINTNSTLVL0 to HOSTINTNSTLVL9 Register Field Descriptions
..........................................
13-100. HOSTINTEN Register
..................................................................................................
13-101. HOSTINTEN Register Field Descriptions
............................................................................
14-1.
DDR2/mDDR SDRAM Commands
.....................................................................................
14-2.
Truth Table for DDR2/mDDR SDRAM Commands
.................................................................
14-3.
Addressable Memory Ranges
...........................................................................................
14-4.
Configuration Register Fields for Address Mapping
..................................................................
14-5.
Logical Address-to-DDR2/mDDR SDRAM Address Map for 16-bit SDRAM
.....................................
14-6.
Address Mapping Diagram for 16-Bit SDRAM (IBANKPOS = 1)
...................................................
14-7.
DDR2/mDDR Memory Controller FIFO Description
..................................................................
14-8.
Refresh Urgency Levels
.................................................................................................
14-9.
Configuration Bit Field for Partial Array Self-refresh
.................................................................
14-10. Reset Sources
.............................................................................................................
14-11. DDR2 SDRAM Configuration by MRS Command
....................................................................
14-12. DDR2 SDRAM Configuration by EMRS(1) Command
...............................................................
14-13. Mobile DDR SDRAM Configuration by MRS Command
.............................................................
14-14. Mobile DDR SDRAM Configuration by EMRS(1) Command
.......................................................
14-15. SDCR Configuration
......................................................................................................
14-16. DDR2 Memory Refresh Specification
.................................................................................
14-17. SDRCR Configuration
....................................................................................................
14-18. SDTIMR1 Configuration
..................................................................................................
14-19. SDTIMR2 Configuration
..................................................................................................
14-20. DRPYC1R Configuration
.................................................................................................
14-21. DDR2/mDDR Memory Controller Registers
...........................................................................
14-22. Revision ID Register (REVID) Field Descriptions
....................................................................
14-23. SDRAM Status Register (SDRSTAT) Field Descriptions
............................................................
14-24. SDRAM Configuration Register (SDCR) Field Descriptions
........................................................
14-25. SDRAM Refresh Control Register (SDRCR) Field Descriptions
...................................................
14-26. SDRAM Timing Register 1 (SDTIMR1) Field Descriptions
..........................................................
14-27. SDRAM Timing Register 2 (SDTIMR2) Field Descriptions
..........................................................
14-28. SDRAM Configuration Register 2 (SDCR2) Field Descriptions
....................................................
14-29. Peripheral Bus Burst Priority Register (PBBPR) Field Descriptions
...............................................
14-30. Performance Counter 1 Register (PC1) Field Descriptions
.........................................................
14-31. Performance Counter 2 Register (PC2) Field Descriptions
.........................................................
14-32. Performance Counter Configuration Register (PCC) Field Descriptions
..........................................
14-33. Performance Counter Filter Configuration
.............................................................................
14-34. Performance Counter Master Region Select Register (PCMRS) Field Descriptions
............................
14-35. Performance Counter Time Register (PCT) Field Description
......................................................
14-36. DDR PHY Reset Control Register (DRPYRCR)
......................................................................
14-37. Interrupt Raw Register (IRR) Field Descriptions
......................................................................
14-38. Interrupt Masked Register (IMR) Field Descriptions
.................................................................
14-39. Interrupt Mask Set Register (IMSR) Field Descriptions
..............................................................
14-40. Interrupt Mask Clear Register (IMCR) Field Descriptions
...........................................................
14-41. DDR PHY Control Register 1 (DRPYC1R) Field Descriptions
......................................................
15-1.
ECAP Initialization for CAP Mode Absolute Time, Rising Edge Trigger
...........................................
15-2.
ECAP Initialization for CAP Mode Absolute Time, Rising and Falling Edge Trigger
............................