Architecture
1550
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
lists an example set of uPP parameters for duplex mode 0. This configuration places the uPP
peripheral in duplex mode with Channel A receiving and Channel B transmitting. Each channel uses a 16-
bit interface with a different data format.
(1)
Unlisted register fields are left at their default values (typically 0), see
.
Table 32-8. Sample uPP Parameters for Duplex Mode 0
Register
Register Field
(1)
Setting
Description
UPCTL
DPFB
2h
Data packing: left-justified, zero fill
DPWB
4h
12-bit data format
IWB
1
16-bit
DRB
0
Single data rate
DPFA
—
Unused
DPWA
0
16-bit data format
IWA
1
16-bit
DRA
0
Single data rate
CHN
1
2-Channel
MODE
2h
Duplex 0: A receive, B transmit
UPICR
CLKDIVB
1
Divide by 2 (total division of transmit clock: 4)
CLKDIVA
-—
Unused
UPIVR
VALB
0BBBh
Note idle value is 12-bit data format; 4 MSBs unused
VALA
—
Unused
UPIES
EOLQ
1
Turn on EOL interrupt for Channel B (DMA Channel Q)
EOWQ
1
Turn on EOW interrupt for Channel B (DMA Channel Q)
EOLI
1
Turn on EOL interrupt for Channel A (DMA Channel I)
EOWI
1
Turn on EOW interrupt for Channel A (DMA Channel I)