44
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
25-8.
Digital Loopback Mode
.................................................................................................
25-9.
Programmable Frame Period and Width
.............................................................................
25-10. Dual-Phase Frame Example
...........................................................................................
25-11. Single-Phase Frame of Four 8-Bit Elements
........................................................................
25-12. Single-Phase Frame of One 32-Bit Element
.........................................................................
25-13. Data Delay
...............................................................................................................
25-14. 2-Bit Data Delay Used to Discard Framing Bit
......................................................................
25-15. McBSP Standard Operation
...........................................................................................
25-16. Receive Operation
......................................................................................................
25-17. Transmit Operation
......................................................................................................
25-18. Maximum Frame Frequency for Transmit and Receive
............................................................
25-19. Unexpected Frame Synchronization With (R/X)FIG = 0
...........................................................
25-20. Unexpected Frame Synchronization With (R/X)FIG = 1
...........................................................
25-21. Maximum Frame Frequency Operation With 8-Bit Data
...........................................................
25-22. Data Packing at Maximum Frame Frequency With (R/X)FIG = 1
................................................
25-23. Serial Port Receive Overrun
...........................................................................................
25-24. Serial Port Receive Overrun Avoided
................................................................................
25-25. Decision Tree Response to Receive Frame Synchronization Pulse
.............................................
25-26. Unexpected Receive Frame Synchronization Pulse
................................................................
25-27. Transmit With Data Overwrite
.........................................................................................
25-28. Transmit Empty
..........................................................................................................
25-29. Transmit Empty Avoided
...............................................................................................
25-30. Decision Tree Response to Transmit Frame Synchronization Pulse
.............................................
25-31. Unexpected Transmit Frame Synchronization Pulse
...............................................................
25-32. McBSP Buffer FIFO (BFIFO) Block Diagram
........................................................................
25-33. Companding Flow
.......................................................................................................
25-34. Companding Data Formats
............................................................................................
25-35. Transmit Data Companding Format in DXR
.........................................................................
25-36. Companding of Internal Data
..........................................................................................
25-37. DX Timing for Multichannel Operation
................................................................................
25-38. Alternating Between the Channels of Partition A and the Channels of Partition B
.............................
25-39. Reassigning Channel Blocks Throughout a McBSP Data Transfer
..............................................
25-40. McBSP Data Transfer in the 8-Partition Mode
......................................................................
25-41. Activity on McBSP Pins for the Possible Values of XMCM
........................................................
25-42. Data Receive Register (DRR)
.........................................................................................
25-43. Data Transmit Register (DXR)
.........................................................................................
25-44. Serial Port Control Register (SPCR)
..................................................................................
25-45. Receive Control Register (RCR)
......................................................................................
25-46. Transmit Control Register (XCR)
......................................................................................
25-47. Sample Rate Generator Register (SRGR)
...........................................................................
25-48. Multichannel Control Registers (MCR)
...............................................................................
25-49. Enhanced Receive Channel Enable Register
n
(RCERE
n
)
.......................................................
25-50. Enhanced Transmit Channel Enable Register
n
(XCERE
n
)
.......................................................
25-51. Pin Control Register (PCR)
............................................................................................
25-52. BFIFO Revision Identification Register (BFIFOREV)
...............................................................
25-53. Write FIFO Control Register (WFIFOCTL)
...........................................................................
25-54. Write FIFO Status Register (WFIFOSTS)
............................................................................
25-55. Read FIFO Control Register (RFIFOCTL)
...........................................................................
25-56. Read FIFO Status Register (RFIFOSTS)
............................................................................