![Texas Instruments AM1808 Скачать руководство пользователя страница 55](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558055.webp)
55
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Tables
7-14.
PLLC0 Divider 1 Register (PLLDIV1) Field Descriptions
............................................................
7-15.
PLLC1 Divider 1 Register (PLLDIV1) Field Descriptions
............................................................
7-16.
PLLC0 Divider 2 Register (PLLDIV2) Field Descriptions
............................................................
7-17.
PLLC1 Divider 2 Register (PLLDIV2) Field Descriptions
............................................................
7-18.
PLLC0 Divider 3 Register (PLLDIV3) Field Descriptions
............................................................
7-19.
PLLC1 Divider 3 Register (PLLDIV3) Field Descriptions
............................................................
7-20.
PLLC0 Divider 4 Register (PLLDIV4) Field Descriptions
............................................................
7-21.
PLLC0 Divider 5 Register (PLLDIV5) Field Descriptions
............................................................
7-22.
PLLC0 Divider 6 Register (PLLDIV6) Field Descriptions
............................................................
7-23.
PLLC0 Divider 7 Register (PLLDIV7) Field Descriptions
............................................................
7-24.
PLLC0 Oscillator Divider 1 Register (OSCDIV) Field Descriptions
................................................
7-25.
PLLC1 Oscillator Divider 1 Register (OSCDIV) Field Descriptions
................................................
7-26.
PLL Post-Divider Control Register (POSTDIV) Field Descriptions
.................................................
7-27.
PLL Controller Command Register (PLLCMD) Field Descriptions
.................................................
7-28.
PLL Controller Status Register (PLLSTAT) Field Descriptions
.....................................................
7-29.
PLLC0 Clock Align Control Register (ALNCTL) Field Descriptions
................................................
7-30.
PLLC1 Clock Align Control Register (ALNCTL) Field Descriptions
................................................
7-31.
PLLC0 PLLDIV Ratio Change Status Register (DCHANGE) Field Descriptions
.................................
7-32.
PLLC1 PLLDIV Ratio Change Status Register (DCHANGE) Field Descriptions
.................................
7-33.
PLLC0 Clock Enable Control Register (CKEN) Field Descriptions
................................................
7-34.
PLLC1 Clock Enable Control Register (CKEN) Field Descriptions
................................................
7-35.
PLLC0 Clock Status Register (CKSTAT) Field Descriptions
........................................................
7-36.
PLLC1 Clock Status Register (CKSTAT) Field Descriptions
........................................................
7-37.
PLLC0 SYSCLK Status Register (SYSTAT) Field Descriptions
....................................................
7-38.
PLLC1 SYSCLK Status Register (SYSTAT) Field Descriptions
....................................................
7-39.
Emulation Performance Counter 0 Register (EMUCNT0) Field Descriptions
....................................
7-40.
Emulation Performance Counter 1 Register (EMUCNT1) Field Descriptions
....................................
8-1.
PSC0 Default Module Configuration
...................................................................................
8-2.
PSC1 Default Module Configuration
...................................................................................
8-3.
Module States
.............................................................................................................
8-4.
IcePick Emulation Commands
..........................................................................................
8-5.
PSC Interrupt Events
.....................................................................................................
8-6.
Power and Sleep Controller 0 (PSC0) Registers
.....................................................................
8-7.
Power and Sleep Controller 1 (PSC1) Registers
.....................................................................
8-8.
Revision Identification Register (REVID) Field Descriptions
........................................................
8-9.
Interrupt Evaluation Register (INTEVAL) Field Descriptions
........................................................
8-10.
PSC0 Module Error Pending Register 0 (MERRPR0) Field Descriptions
.........................................
8-11.
PSC0 Module Error Clear Register 0 (MERRCR0) Field Descriptions
............................................
8-12.
Power Error Pending Register (PERRPR) Field Descriptions
......................................................
8-13.
Power Error Clear Register (PERRCR) Field Descriptions
.........................................................
8-14.
Power Domain Transition Command Register (PTCMD) Field Descriptions
.....................................
8-15.
Power Domain Transition Status Register (PTSTAT) Field Descriptions
.........................................
8-16.
Power Domain 0 Status Register (PDSTAT0) Field Descriptions
..................................................
8-17.
Power Domain 1 Status Register (PDSTAT1) Field Descriptions
..................................................
8-18.
Power Domain 0 Control Register (PDCTL0) Field Descriptions
...................................................
8-19.
Power Domain 1 Control Register (PDCTL1) Field Descriptions
...................................................
8-20.
Power Domain 0 Configuration Register (PDCFG0) Field Descriptions
...........................................
8-21.
Power Domain 1 Configuration Register (PDCFG1) Field Descriptions
...........................................
8-22.
Module Status
n
Register (MDSTAT
n
) Field Descriptions
..........................................................