![Texas Instruments AM1808 Скачать руководство пользователя страница 146](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558146.webp)
PLLC Registers
146
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.13 PLLC0 Divider 2 Register (PLLDIV2)
The PLLC0 divider 2 register (PLLDIV2) controls the divider for PLL0_SYSCLK2. PLLDIV2 is shown in
and described in
Figure 7-14. PLLC0 Divider 2 Register (PLLDIV2)
31
16
Reserved
R-0
15
14
5
4
0
D2EN
Reserved
RATIO
R/W-1
R-0
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-16. PLLC0 Divider 2 Register (PLLDIV2) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
D2EN
Divider 2 enable.
0
Divider 2 is disabled.
1
Divider 2 is enabled.
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 1 (PLL divide by 2).
7.3.14 PLLC1 Divider 2 Register (PLLDIV2)
The PLLC1 divider 2 register (PLLDIV2) controls the divider for PLL1_SYSCLK2. PLLDIV2 is shown in
and described in
Figure 7-15. PLLC1 Divider 2 Register (PLLDIV2)
31
16
Reserved
R-0
15
14
5
4
0
D2EN
Reserved
RATIO
R/W-0
R-0
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-17. PLLC1 Divider 2 Register (PLLDIV2) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
D2EN
Divider 2 enable.
0
Divider 2 is disabled.
1
Divider 2 is enabled.
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 1 (PLL divide by 2).