![Texas Instruments AM1808 Скачать руководство пользователя страница 149](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558149.webp)
PLLC Registers
149
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.19 PLLC0 Divider 6 Register (PLLDIV6)
The PLLC0 divider 6 register (PLLDIV6) controls the divider for PLL0_SYSCLK6. PLLDIV6 is shown in
and described in
Figure 7-20. PLLC0 Divider 6 Register (PLLDIV6)
31
16
Reserved
R-0
15
14
5
4
0
D6EN
Reserved
RATIO
R/W-1
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-22. PLLC0 Divider 6 Register (PLLDIV6) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
D6EN
Divider 6 enable.
0
Divider 6 is disabled.
1
Divider 6 is enabled.
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 0 (PLL divide by 1).
7.3.20 PLLC0 Divider 7 Register (PLLDIV7)
The PLLC0 divider 7 register (PLLDIV7) controls the divider for PLL0_SYSCLK7. PLLDIV7 is shown in
and described in
Figure 7-21. PLLC0 Divider 7 Register (PLLDIV7)
31
16
Reserved
R-0
15
14
5
4
0
D7EN
Reserved
RATIO
R/W-1
R-0
R/W-5h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-23. PLLC0 Divider 7 Register (PLLDIV7) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
D7EN
Divider 7 enable.
0
Divider 7 is disabled.
1
Divider 7 is enabled.
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 5 (PLL divide by 6).