![Texas Instruments AM1808 Скачать руководство пользователя страница 162](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558162.webp)
PLLC Registers
162
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.36 Emulation Performance Counter 0 Register (EMUCNT0)
The emulation performance counter 0 register (EMUCNT0) is shown in
and described in
. EMUCNT0 is for emulation performance profiling. It counts in a divide-by-4 of the system
clock. To start the counter, a write must be made to EMUCNT0. This register is not writable, but only used
to start the register. After the register is started, it can not be stopped except for power on reset. When
EMUCNT0 is read, it snapshots EMUCNT0 and EMUCNT1. The snapshot version is what is read. It is
important to read the EMUCNT0 followed by EMUCNT1 or else the snapshot version may not get updated
correctly.
Figure 7-37. Emulation Performance Counter 0 Register (EMUCNT0)
31
0
COUNT
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 7-39. Emulation Performance Counter 0 Register (EMUCNT0) Field Descriptions
Bit
Field
Value
Description
31-0
COUNT
0-FFFF FFFFh
Counter value for lower 64-bits.
7.3.37 Emulation Performance Counter 1 Register (EMUCNT1)
The emulation performance counter 1 register (EMUCNT1) is shown in
and described in
. EMUCNT1 is for emulation performance profiling. To start the counter, a write must be made
to EMUCNT0. This register is not writable, but only used to start the register. After the register is started, it
can not be stopped except for power on reset. When EMUCNT0 is read, it snapshots EMUCNT0 and
EMUCNT1. The snapshot version is what is read. It is important to read the EMUCNT0 followed by
EMUCNT1 or else the snapshot version may not get updated correctly.
Figure 7-38. Emulation Performance Counter 1 Register (EMUCNT1)
31
0
COUNT
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 7-40. Emulation Performance Counter 1 Register (EMUCNT1) Field Descriptions
Bit
Field
Value
Description
31-0
COUNT
0-FFFF FFFFh
Counter value for upper 64-bits.