Registers
450
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced Capture (eCAP) Module
15.4.2 Counter Phase Control Register (CTRPHS)
The counter phase control register (CTRPHS) is shown in
and described in
.
Figure 15-18. Counter Phase Control Register (CTRPHS)
31
0
CTRPHS
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 15-15. Counter Phase Control Register (CTRPHS) Field Descriptions
Bit
Field
Value
Description
31-0
CTRPHS
0-FFFF FFFFh
Counter phase value register that can be programmed for phase lag/lead. This register
shadows TSCTR and is loaded into TSCTR upon either a SYNCI event or S/W force via a
control bit. Used to achieve phase control synchronization with respect to other eCAP and
EPWM time-bases.
15.4.3 Capture 1 Register (CAP1)
The capture 1 register (CAP1) is shown in
and described in
Figure 15-19. Capture 1 Register (CAP1)
31
0
CAP1
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 15-16. Capture 1 Register (CAP1) Field Descriptions
Bit
Field
Value
Description
31-0
CAP1
0-FFFF FFFFh
This register can be loaded (written) by:
• Time-Stamp (i.e., counter value) during a capture event
• Software - may be useful for test purposes
• APRD active register when used in APWM mode