![Texas Instruments AM1808 Скачать руководство пользователя страница 74](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558074.webp)
74
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Tables
29-12. SPI Interrupt Level Register (SPILVL) Field Descriptions
.........................................................
29-13. SPI Flag Register (SPIFLG) Field Descriptions
.....................................................................
29-14. SPI Pin Control Register 0 (SPIPC0) Field Descriptions
...........................................................
29-15. SPI Pin Control Register 1 (SPIPC1) Field Descriptions
...........................................................
29-16. SPI Pin Control Register 2 (SPIPC2) Field Descriptions
...........................................................
29-17. SPI Pin Control Register 3 (SPIPC3) Field Descriptions
...........................................................
29-18. SPI Pin Control Register 4 (SPIPC4) Field Descriptions
...........................................................
29-19. SPI Pin Control Register 5 (SPIPC5) Field Descriptions
...........................................................
29-20. SPI Data Register 0 (SPIDAT0) Field Descriptions
.................................................................
29-21. SPI Data Register 1 (SPIDAT1) Field Descriptions
.................................................................
29-22. SPI Buffer Register (SPIBUF) Field Descriptions
...................................................................
29-23. SPI Emulation Register (SPIEMU) Field Descriptions
..............................................................
29-24. SPI Delay Register (SPIDELAY) Field Descriptions
................................................................
29-25. SPI Default Chip Select Register (SPIDEF) Field Descriptions
...................................................
29-26. SPI Data Format Register (SPIFMT
n
) Field Descriptions
.........................................................
29-27. SPI Interrupt Vector Register 1 (INTVEC1) Field Descriptions
...................................................
30-1.
Timer Clock Source Selection
.........................................................................................
30-2.
64-Bit Timer Configurations
............................................................................................
30-3.
32-Bit Timer Chained Mode Configurations
.........................................................................
30-4.
32-Bit Timer Unchained Mode Configurations
.......................................................................
30-5.
Counter and Period Registers Used in GP Timer Modes
..........................................................
30-6.
TSTAT Parameters in Pulse and Clock Modes
.....................................................................
30-7.
Timer Emulation Modes Selection
....................................................................................
30-8.
Timer Registers
..........................................................................................................
30-9.
Revision ID Register (REVID) Field Descriptions
...................................................................
30-10. Emulation Management Register (EMUMGT) Field Descriptions
................................................
30-11. GPIO Interrupt Control and Enable Register (GPINTGPEN) Field Descriptions
...............................
30-12. GPIO Data and Direction Register (GPDATGPDIR) Field Descriptions
.........................................
30-13. Timer Counter Register 12 (TIM12) Field Descriptions
............................................................
30-14. Timer Counter Register 34 (TIM34) Field Descriptions
............................................................
30-15. Timer Period Register (PRD12) Field Descriptions
.................................................................
30-16. Timer Period Register (PRD34) Field Descriptions
.................................................................
30-17. Timer Control Register (TCR) Field Descriptions
...................................................................
30-18. Timer Global Control Register (TGCR) Field Descriptions
........................................................
30-19. Watchdog Timer Control Register (WDTCR) Field Descriptions
..................................................
30-20. Timer Reload Register 12 (REL12) Field Descriptions
.............................................................
30-21. Timer Reload Register 34 (REL34) Field Descriptions
.............................................................
30-22. Timer Capture Register 12 (CAP12) Field Descriptions
...........................................................
30-23. Timer Capture Register 34 (CAP34) Field Descriptions
...........................................................
30-24. Timer Interrupt Control and Status Register (INTCTLSTAT) Field Descriptions
................................
30-25. Timer Compare Register (CMP
n
) Field Descriptions
...............................................................
31-1.
Baud Rate Examples for 150-MHZ UART Input Clock and 16× Over-sampling Mode
........................
31-2.
Baud Rate Examples for 150-MHZ UART Input Clock and 13× Over-sampling Mode
........................
31-3.
UART Signal Descriptions
.............................................................................................
31-4.
Character Time for Word Lengths
....................................................................................
31-5.
UART Interrupt Requests Descriptions
...............................................................................
31-6.
UART Registers
.........................................................................................................
31-7.
Receiver Buffer Register (RBR) Field Descriptions
.................................................................
31-8.
Transmitter Holding Register (THR) Field Descriptions
............................................................