AINTC Registers
309
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
11.4.35 Host Interrupt Nesting Level Register 1 (HINLR1)
The host interrupt nesting level register 1 (HINLR1) displays and controls the nesting level for FIQ host
interrupt. The nesting level controls which channel and lower priority channels are nested. The HINLR1 is
shown in
and described in
.
Figure 11-37. Host Interrupt Nesting Level Register 1 (HINLR1)
31
30
16
OVERRIDE
Reserved
W-0
R-0
15
9
8
0
Reserved
NEST_LVL
R-0
R/W-100h
LEGEND: R/W = Read/Write; R = Read only; W = Write only; -
n
= value after reset
Table 11-37. Host Interrupt Nesting Level Register 1 (HINLR1) Field Descriptions
Bit
Field
Value
Description
31
OVERRIDE
0-1
Reads return 0. Writes of a 1 override the auto updating of the NEST_LVL and use the write data.
30-9
Reserved
0
Reserved
8-0
NEST_LVL
0-1FFh
Reads return the current nesting level for the FIQ host interrupt. Writes set the nesting level for the
FIQ host interrupt. In auto mode the value is updated internally, unless the OVERRIDE is set and
then the write data is used.
11.4.36 Host Interrupt Nesting Level Register 2 (HINLR2)
The host interrupt nesting level register 2 (HINLR2) displays and controls the nesting level for IRQ host
interrupt. The nesting level controls which channel and lower priority channels are nested. The HINLR2 is
shown in
and described in
.
Figure 11-38. Host Interrupt Nesting Level Register 2 (HINLR2)
31
30
16
OVERRIDE
Reserved
W-0
R-0
15
9
8
0
Reserved
NEST_LVL
R-0
R/W-100h
LEGEND: R/W = Read/Write; R = Read only; W = Write only; -
n
= value after reset
Table 11-38. Host Interrupt Nesting Level Register 2 (HINLR2) Field Descriptions
Bit
Field
Value
Description
31
OVERRIDE
0-1
Reads return 0. Writes of a 1 override the auto updating of the NEST_LVL and use the write data.
30-9
Reserved
0
Reserved
8-0
NEST_LVL
0-1FFh
Reads return the current nesting level for the IRQ host interrupt. Writes set the nesting level for the
IRQ host interrupt. In auto mode the value is updated internally, unless the OVERRIDE is set and
then the write data is used.