35
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
17-62. Event Clear Register (ECR)
.............................................................................................
17-63. Event Set Register (ESR)
................................................................................................
17-64. Chained Event Register (CER)
.........................................................................................
17-65. Event Enable Register (EER)
...........................................................................................
17-66. Event Enable Clear Register (EECR)
..................................................................................
17-67. Event Enable Set Register (EESR)
....................................................................................
17-68. Secondary Event Register (SER)
.......................................................................................
17-69. Secondary Event Clear Register (SECR)
.............................................................................
17-70. Interrupt Enable Register (IER)
.........................................................................................
17-71. Interrupt Enable Clear Register (IECR)
................................................................................
17-72. Interrupt Enable Set Register (IESR)
..................................................................................
17-73. Interrupt Pending Register (IPR)
........................................................................................
17-74. Interrupt Clear Register (ICR)
...........................................................................................
17-75. Interrupt Evaluate Register (IEVAL)
....................................................................................
17-76. QDMA Event Register (QER)
...........................................................................................
17-77. QDMA Event Enable Register (QEER)
................................................................................
17-78. QDMA Event Enable Clear Register (QEECR)
.......................................................................
17-79. QDMA Event Enable Set Register (QEESR)
.........................................................................
17-80. QDMA Secondary Event Register (QSER)
............................................................................
17-81. QDMA Secondary Event Clear Register (QSECR)
..................................................................
17-82. Revision ID Register (REVID)
...........................................................................................
17-83. EDMA3TC Configuration Register (TCCFG)
..........................................................................
17-84. EDMA3TC Channel Status Register (TCSTAT)
......................................................................
17-85. Error Status Register (ERRSTAT)
......................................................................................
17-86. Error Enable Register (ERREN)
........................................................................................
17-87. Error Clear Register (ERRCLR)
........................................................................................
17-88. Error Details Register (ERRDET)
.......................................................................................
17-89. Error Interrupt Command Register (ERRCMD)
.......................................................................
17-90. Read Command Rate Register (RDRATE)
............................................................................
17-91. Source Active Options Register (SAOPT)
.............................................................................
17-92. Source Active Source Address Register (SASRC)
...................................................................
17-93. Source Active Count Register (SACNT)
...............................................................................
17-94. Source Active Destination Address Register (SADST)
..............................................................
17-95. Source Active B-Index Register (SABIDX)
............................................................................
17-96. Source Active Memory Protection Proxy Register (SAMPPRXY)
..................................................
17-97. Source Active Count Reload Register (SACNTRLD)
................................................................
17-98. Source Active Source Address B-Reference Register (SASRCBREF)
............................................
17-99. Source Active Destination Address B-Reference Register (SADSTBREF)
.......................................
17-100. Destination FIFO Set Count Reload Register (DFCNTRLD)
......................................................
17-101. Destination FIFO Set Source Address B-Reference Register (DFSRCBREF)
..................................
17-102. Destination FIFO Set Destination Address B-Reference Register (DFDSTBREF)
.............................
17-103. Destination FIFO Options Register
n
(DFOPT
n
)
....................................................................
17-104. Destination FIFO Source Address Register
n
(DFSRC
n
)
..........................................................
17-105. Destination FIFO Count Register
n
(DFCNT
n
)
......................................................................
17-106. Destination FIFO Destination Address Register
n
(DFDST
n
)
.....................................................
17-107. Destination FIFO B-Index Register
n
(DFBIDX
n
)
...................................................................
17-108. Destination FIFO Memory Protection Proxy Register
n
(DFMPPRXY
n
)
.........................................
18-1.
EMAC and MDIO Block Diagram
.......................................................................................
18-2.
Ethernet Configuration—MII Connections
.............................................................................