SYSCFG Registers
258
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
Figure 10-36. Pin Multiplexing Control 18 Register (PINMUX18)
31
28
27
24
23
20
19
16
PINMUX18_31_28
PINMUX18_27_24
PINMUX18_23_20
PINMUX18_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX18_15_12
PINMUX18_11_8
PINMUX18_7_4
PINMUX18_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-40. Pin Multiplexing Control 18 Register (PINMUX18) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX18_31_28
MMCSD1_DAT[6]/LCD_MCLK/PRU1_R30[6]/GP8[10]/PRU1_R31[7] Control
0
Selects Function PRU1_R31[7]
I
1h
Selects Function MMCSD1_DAT[6]
I/O
2h
Selects Function LCD_MCLK
O
3h
Reserved
X
4h
Selects Function PRU1_R30[6]
O
5h-7h
Reserved
X
8h
Selects Function GP8[10]
I/O
9h-Fh
Reserved
X
27-24
PINMUX18_27_24
MMCSD1_DAT[7]/LCD_PCLK/PRU1_R30[7]/GP8[11] Control
0
Pin is 3-stated.
Z
1h
Selects Function MMCSD1_DAT[7]
I/O
2h
Selects Function LCD_PCLK
O
3h
Reserved
X
4h
Selects Function PRU1_R30[7]
O
5h-7h
Reserved
X
8h
Selects Function GP8[11]
I/O
9h-Fh
Reserved
X
23-20
PINMUX18_23_20
PRU0_R30[22]/PRU1_R30[8]/UPP_CHB_WAIT/GP8[12]/PRU1_R31[24] Control
0
Selects Function PRU1_R31[24]
I
1h
Selects Function PRU0_R30[22]
O
2h
Selects Function PRU1_R30[8]
O
3h
Reserved
X
4h
Selects Function UPP_CHB_WAIT
I/O
5h-7h
Reserved
X
8h
Selects Function GP8[12]
I/O
9h-Fh
Reserved
X