Registers
1731
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Serial Bus 2.0 (USB) Controller
34.4.49 Transmit and Receive FIFO Register for Endpoint 0 (FIFO0)
The transmit and receive FIFO register for endpoint 0 (FIFO0) is shown in
and described in
.
Figure 34-75. Transmit and Receive FIFO Register for Endpoint 0 (FIFO0)
31
0
DATA
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 34-79. Transmit and Receive FIFO Register for Endpoint 0 (FIFO0) Field Descriptions
Bit
Field
Value
Description
31-0
DATA
0-FFFF FFFFh
Writing to these addresses loads data into the Transmit FIFO for the corresponding endpoint.
Reading from these addresses unloads data from the Receive FIFO for the corresponding endpoint.
34.4.50 Transmit and Receive FIFO Register for Endpoint 1 (FIFO1)
The transmit and receive FIFO register for endpoint 1 (FIFO1) is shown in
and described in
.
Figure 34-76. Transmit and Receive FIFO Register for Endpoint 1 (FIFO1)
31
0
DATA
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 34-80. Transmit and Receive FIFO Register for Endpoint 1 (FIFO1) Field Descriptions
Bit
Field
Value
Description
31-0
DATA
0-FFFF FFFF
Writing to these addresses loads data into the Transmit FIFO for the corresponding endpoint.
Reading from these addresses unloads data from the Receive FIFO for the corresponding endpoint.