![Texas Instruments AM1808 Скачать руководство пользователя страница 138](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558138.webp)
PLLC Registers
138
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.2 PLLC1 Revision Identification Register (REVID)
The PLLC1 revision identification register (REVID) is shown in
and described in
Figure 7-3. PLLC1 Revision Identification Register (REVID)
31
0
REV
R-4481 4400h
LEGEND: R = Read only; -
n
= value after reset
Table 7-5. PLLC1 Revision Identification Register (REVID) Field Descriptions
Bit
Field
Value
Description
31-0
REV
4481 4400h
Peripheral revision ID for PLLC1.
7.3.3 Reset Type Status Register (RSTYPE)
The reset type status register (RSTYPE) latches the cause of the last reset. If multiple reset sources are
asserted simultaneously, RSTYPE records the reset source that deasserts last. If multiple reset sources
are asserted and deasserted simultaneously, RSTYPE latches the highest priority reset source. RSTYPE
is shown in
and described in
.
Figure 7-4. Reset Type Status Register (RSTYPE)
31
16
Reserved
R-0
15
3
2
1
0
Reserved
PLLSWRST
XWRST
POR
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 7-6. Reset Type Status Register (RSTYPE) Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
0
Reserved
2
PLLSWRST
PLL software reset.
0
PLL soft reset was not the last reset to occur.
1
PLL soft was the last reset to occur.
1
XWRST
External warm reset.
0
External warm reset was not the last reset to occur.
1
External warm reset was the last reset to occur.
0
POR
Power on reset.
0
Power On Reset (POR) was not the last reset to occur.
1
Power On Reset (POR) was the last reset to occur.