![Texas Instruments AM1808 Скачать руководство пользователя страница 36](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558036.webp)
36
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
18-3.
Ethernet Configuration—RMII Connections
...........................................................................
18-4.
Ethernet Frame Format
..................................................................................................
18-5.
Basic Descriptor Format
.................................................................................................
18-6.
Typical Descriptor Linked List
...........................................................................................
18-7.
Transmit Buffer Descriptor Format
.....................................................................................
18-8.
Receive Buffer Descriptor Format
......................................................................................
18-9.
EMAC Control Module Block Diagram
.................................................................................
18-10. MDIO Module Block Diagram
...........................................................................................
18-11. EMAC Module Block Diagram
..........................................................................................
18-12. EMAC Control Module Revision ID Register (REVID)
...............................................................
18-13. EMAC Control Module Software Reset Register (SOFTRESET)
..................................................
18-14. EMAC Control Module Interrupt Control Register (INTCONTROL)
................................................
18-15. EMAC Control Module Interrupt Core 0-2 Receive Threshold Interrupt Enable Register
(C
n
RXTHRESHEN)
......................................................................................................
18-16. EMAC Control Module Interrupt Core 0-2 Receive Interrupt Enable Register (C
n
RXEN)
......................
18-17. EMAC Control Module Interrupt Core 0-2 Transmit Interrupt Enable Register (C
n
TXEN)
......................
18-18. EMAC Control Module Interrupt Core 0-2 Miscellaneous Interrupt Enable Register (C
n
MISCEN)
............
18-19. EMAC Control Module Interrupt Core 0-2 Receive Threshold Interrupt Status Register
(C
n
RXTHRESHSTAT)
...................................................................................................
18-20. EMAC Control Module Interrupt Core 0-2 Receive Interrupt Status Register (C
n
RXSTAT)
....................
18-21. EMAC Control Module Interrupt Core 0-2 Transmit Interrupt Status Register (C
n
TXSTAT)
...................
18-22. EMAC Control Module Interrupt Core 0-2 Miscellaneous Interrupt Status Register (C
n
MISCSTAT)
.........
18-23. EMAC Control Module Interrupt Core 0-2 Receive Interrupts Per Millisecond Register (C
n
RXIMAX)
........
18-24. EMAC Control Module Interrupt Core 0-2 Transmit Interrupts Per Millisecond Register (C
n
TXIMAX)
.......
18-25. MDIO Revision ID Register (REVID)
...................................................................................
18-26. MDIO Control Register (CONTROL)
...................................................................................
18-27. PHY Acknowledge Status Register (ALIVE)
..........................................................................
18-28. PHY Link Status Register (LINK)
.......................................................................................
18-29. MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRAW)
......................................
18-30. MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)
.....................................
18-31. MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRAW)
.............................
18-32. MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED)
............................
18-33. MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET)
..........................
18-34. MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR)
....................
18-35. MDIO User Access Register 0 (USERACCESS0)
...................................................................
18-36. MDIO User PHY Select Register 0 (USERPHYSEL0)
...............................................................
18-37. MDIO User Access Register 1 (USERACCESS1)
...................................................................
18-38. MDIO User PHY Select Register 1 (USERPHYSEL1)
...............................................................
18-39. Transmit Revision ID Register (TXREVID)
............................................................................
18-40. Transmit Control Register (TXCONTROL)
............................................................................
18-41. Transmit Teardown Register (TXTEARDOWN)
......................................................................
18-42. Receive Revision ID Register (RXREVID)
............................................................................
18-43. Receive Control Register (RXCONTROL)
.............................................................................
18-44. Receive Teardown Register (RXTEARDOWN)
.......................................................................
18-45. Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW)
...............................................
18-46. Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED)
.............................................
18-47. Transmit Interrupt Mask Set Register (TXINTMASKSET)
...........................................................
18-48. Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)
.....................................................
18-49. MAC Input Vector Register (MACINVECTOR)
.......................................................................