AINTC Registers
308
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
11.4.33 Host Interrupt Prioritized Index Register 1 (HIPIR1)
The host interrupt prioritized index register 1 (HIPIR1) shows the highest priority current pending interrupt
for the FIQ interrupt. The HIPIR1 is shown in
and described in
.
Figure 11-35. Host Interrupt Prioritized Index Register 1 (HIPIR1)
31
30
16
NONE
Reserved
R-1
R-0
15
10
9
0
Reserved
PRI_INDX
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 11-35. Host Interrupt Prioritized Index Register 1 (HIPIR1) Field Descriptions
Bit
Field
Value
Description
31
NONE
0-1
No Interrupt is pending.
30-10
Reserved
0
Reserved
9-0
PRI_INDX
0-3FFh
Interrupt number of the highest priority pending interrupt for FIQ host interrupt.
11.4.34 Host Interrupt Prioritized Index Register 2 (HIPIR2)
The host interrupt prioritized index register 2 (HIPIR2) shows the highest priority current pending interrupt
for the IRQ interrupt. The HIPIR2 is shown in
and described in
Figure 11-36. Host Interrupt Prioritized Index Register 2 (HIPIR2)
31
30
16
NONE
Reserved
R-1
R-0
15
10
9
0
Reserved
PRI_INDX
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 11-36. Host Interrupt Prioritized Index Register 2 (HIPIR2) Field Descriptions
Bit
Field
Value
Description
31
NONE
0-1
No Interrupt is pending.
30-10
Reserved
0
Reserved
9-0
PRI_INDX
0-3FFh
Interrupt number of the highest priority pending interrupt for IRQ host interrupt.