![Texas Instruments AM1808 Скачать руководство пользователя страница 823](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558823.webp)
Registers
823
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
EMAC/MDIO Module
18.3.3.46 Transmit Channel DMA Head Descriptor Pointer Registers (TX0HDP-TX7HDP)
The transmit channel 0-7 DMA head descriptor pointer register (TX
n
HDP) is shown in
and
described in
Figure 18-84. Transmit Channel n DMA Head Descriptor Pointer Register (TXnHDP)
31
0
TX
n
HDP
R/W-x
LEGEND: R/W = Read/Write; -
n
= value after reset; -x = value is indeterminate after reset
Table 18-83. Transmit Channel n DMA Head Descriptor Pointer Register (TXnHDP)
Field Descriptions
Bit
Field
Value
Description
31-0
TX
n
HDP
0-FFFF FFFFh
Transmit channel
n
DMA Head Descriptor pointer. Writing a transmit DMA buffer descriptor
address to a head pointer location initiates transmit DMA operations in the queue for the
selected channel. Writing to these locations when they are nonzero is an error (except at reset).
Host software must initialize these locations to 0 on reset.
18.3.3.47 Receive Channel DMA Head Descriptor Pointer Registers (RX0HDP-RX7HDP)
The receive channel 0-7 DMA head descriptor pointer register (RX
n
HDP) is shown in
and
described in
Figure 18-85. Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP)
31
0
RX
n
HDP
R/W-x
LEGEND: R/W = Read/Write; -
n
= value after reset; -x = value is indeterminate after reset
Table 18-84. Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP)
Field Descriptions
Bit
Field
Value
Description
31-0
RX
n
HDP
0-FFFF FFFFh
Receive channel
n
DMA Head Descriptor pointer. Writing a receive DMA buffer descriptor
address to this location allows receive DMA operations in the selected channel when a channel
frame is received. Writing to these locations when they are nonzero is an error (except at reset).
Host software must initialize these locations to 0 on reset.