7
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
11.4.38
Host Interrupt Prioritized Vector Register 1 (HIPVR1)
...................................................
11.4.39
Host Interrupt Prioritized Vector Register 2 (HIPVR2)
...................................................
12
Boot Considerations
.........................................................................................................
12.1
Introduction
................................................................................................................
13
Programmable Real-Time Unit Subsystem (PRUSS)
..............................................................
13.1
Overview
...................................................................................................................
13.2
Description
.................................................................................................................
13.3
Constants Table
...........................................................................................................
13.4
PRU Module Interface
....................................................................................................
13.4.1
Event Out Mapping (R31): PRU System Events
...........................................................
13.4.2
Status Mapping (R31): Interrupt Events Input
..............................................................
13.4.3
General Purpose Inputs (R31)
................................................................................
13.4.4
General Purpose Outputs (R30)
..............................................................................
13.5
Instruction Set
.............................................................................................................
13.6
Instruction Formats
.......................................................................................................
13.7
PRU Interrupt Controller
.................................................................................................
13.7.1
Introduction
......................................................................................................
13.7.2
Interrupt Mapping
...............................................................................................
13.7.3
PRUSS System Events
........................................................................................
13.7.4
ARM and DSP Interrupt Controller Mapping
................................................................
13.7.5
INTC Methodology
..............................................................................................
13.8
Registers
...................................................................................................................
13.8.1
PRUSS Memory Map
..........................................................................................
13.8.2
INTC Registers
..................................................................................................
14
DDR2/mDDR Memory Controller
.........................................................................................
14.1
Introduction
................................................................................................................
14.1.1
Purpose of the Peripheral
.....................................................................................
14.1.2
Features
..........................................................................................................
14.1.3
Functional Block Diagram
.....................................................................................
14.1.4
Supported Use Case Statement
..............................................................................
14.1.5
Industry Standard(s) Compliance Statement
................................................................
14.2
Architecture
................................................................................................................
14.2.1
Clock Control
....................................................................................................
14.2.2
Signal Descriptions
.............................................................................................
14.2.3
Protocol Description(s)
.........................................................................................
14.2.4
Memory Width and Byte Alignment
..........................................................................
14.2.5
Address Mapping
...............................................................................................
14.2.6
DDR2/mDDR Memory Controller Interface
..................................................................
14.2.7
Refresh Scheduling
.............................................................................................
14.2.8
Self-Refresh Mode
..............................................................................................
14.2.9
Partial Array Self Refresh for Mobile DDR
..................................................................
14.2.10
Power-Down Mode
............................................................................................
14.2.11
Reset Considerations
.........................................................................................
14.2.12
VTP IO Buffer Calibration
....................................................................................
14.2.13
Auto-Initialization Sequence
.................................................................................
14.2.14
Interrupt Support
..............................................................................................
14.2.15
DMA Event Support
...........................................................................................
14.2.16
Power Management
..........................................................................................
14.2.17
Emulation Considerations
....................................................................................
14.3
Supported Use Cases
....................................................................................................
14.4
Registers
...................................................................................................................
14.4.1
SDRAM Status Register (SDRSTAT)
........................................................................
14.4.2
SDRAM Configuration Register (SDCR)
....................................................................